EEWORLDEEWORLDEEWORLD

Part Number

Search

M1AGL400V5-FGG256

Description
Field Programmable Gate Array, 9216 CLBs, 400000 Gates, CMOS, PBGA256, 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, FBGA-256
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,216 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

M1AGL400V5-FGG256 Overview

Field Programmable Gate Array, 9216 CLBs, 400000 Gates, CMOS, PBGA256, 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, FBGA-256

M1AGL400V5-FGG256 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicrosemi
package instructionBGA,
Reach Compliance Codecompliant
JESD-30 codeS-PBGA-B256
JESD-609 codee1
length17 mm
Humidity sensitivity level3
Configurable number of logic blocks9216
Equivalent number of gates400000
Number of terminals256
Maximum operating temperature70 °C
Minimum operating temperature
organize9216 CLBS, 400000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)260
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.8 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width17 mm
v1.4
IGLOO Low-Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
5 µW Power Consumption in Flash*Freeze Mode
Low-Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low-Power Flash*Freeze Mode
®
High Capacity
• 15 k to 1 Million System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
Clock Conditioning Circuit (CCC) and PLL
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended
I/O
Standards:
LVTTL,
LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X
, and
LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-
LVDS (AGL250 and above)
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the IGLOO Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase
Shift, Multiply/Divide,
Delay
Capabilities, and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled IGLOO
®
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (AGL250 and above)
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
ARM Processor Support in IGLOO FPGAs
• M1 IGLOO Devices—Cortex™-M1 Soft Processor Available
with or without Debug
AGL125
125 k
1,024
3,072
16
36
8
1k
Yes
1
18
2
133
CS196
QN132
VQ100
FG144
AGL250
AGL400
AGL600
AGL1000
M1AGL250 M1AGL400 M1AGL600 M1AGL1000
250 k
400 k
600 k
1M
2,048
6,144
9,216
13,824
24,576
24
36
53
32
36
54
108
144
8
12
24
32
1k
1k
1k
1k
Yes
Yes
Yes
Yes
1
1
1
1
18
18
18
18
4
4
4
4
143
194
235
300
CS196
4
QN132
4,5
VQ100
FG144
CS196
CS281
CS281
IGLOO Product Family
IGLOO Devices
ARM-Enabled IGLOO Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
Flash*Freeze Mode (typical, µW)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
1
Integrated PLL in CCCs
2
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
UC/CS
QFN
VQFP
FBGA
AGL015
15 k
128
384
5
1k
6
2
49
QN68
AGL030
30 k
256
768
5
1k
6
2
81
UC81/CS81
QN48, QN68,
QN132
VQ100
AGL060
60 k
512
1,536
10
18
4
1k
Yes
1
18
2
96
CS121
QN132
VQ100
FG144
5
FG144,
FG256,
FG484
FG144,
FG256,
FG484
FG144,
FG256,
FG484
Notes:
1. AES is not available for ARM-enabled IGLOO devices.
2.
3.
4.
5.
6.
AGL060 in CS121 does not support the PLL.
Six chip (main) and twelve quadrant global networks are available for AGL060 and above.
The M1AGL250 device does not support this package.
Device/package support TBD
The
IGLOOe
handbook provides information on higher densities and additional features.
‡ Supported only by AGL015 and AGL030 devices.
I
† AGL015 and AGL030 devices do not support this feature.
February 2009
© 2009 Actel Corporation
100W24v output board, change to 12V output
Dear teachers and technical experts:Hello!I now have a 100W 24V output switching power supply, and I want to make a 100W 12V output power supply. I would like to ask, should I modify the 24V board or ...
何生生 Switching Power Supply Study Group
How to copy the files used in the compiler and IDE installation directory to the project folder when creating a new CCS project
When creating a new project in CCS, can I choose to copy the library files used in the CCS installation directory and the compiler installation directory used in this project to the project file? Some...
DX_E2 Microcontroller MCU
Idle series--DIY an Openmv4R
The author is really a bit bored, and he also has time to draw boards after work. The official forum website of openmv revealed a new module--Openmv4R. Compared with the previous one, the advantages a...
RCSN stm32/stm8
【NUCLEO-L552ZE Review】1. Unboxing
[i=s]This post was last edited by lxdiyi on 2020-12-15 14:20[/i]First of all, I would like to thank the administrator nmg of EEWORLD for tracking the progress in multiple activities and reminding me n...
lxdiyi stm32/stm8
MicroPython Hands-on (17) - Touch pins on the control board
[i=s]This post was last edited by eagle8 on 2020-4-24 11:43[/i]1. Touch switchIt is an emerging product with the development and progress of science and technology. It generally refers to a control sw...
eagler8 MicroPython Open Source section
Why do COG capacitors with larger package sizes have better frequency characteristics than those with smaller package sizes?
[i=s]This post was last edited by xiaxingxing on 2020-5-13 09:18[/i]As the title says, I don’t understand the content in the red box in the picture: Aren't the inductance (ESL) parameters of capacitor...
xiaxingxing Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号