EEWORLDEEWORLDEEWORLD

Part Number

Search

AM54BDS128AGTD9IS

Description
Memory Circuit, 8MX16, CMOS, PBGA93, 10 X 10 MM, FPBGA-93
Categorystorage    storage   
File Size1MB,71 Pages
ManufacturerSPANSION
Websitehttp://www.spansion.com/
Download Datasheet Parametric View All

AM54BDS128AGTD9IS Overview

Memory Circuit, 8MX16, CMOS, PBGA93, 10 X 10 MM, FPBGA-93

AM54BDS128AGTD9IS Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSPANSION
Parts packaging codeBGA
package instructionLFBGA,
Contacts93
Reach Compliance Codecompliant
Other featuresSRAM IS ORGANISED AS 1M X 16
JESD-30 codeS-PBGA-B93
JESD-609 codee0
length10 mm
memory density134217728 bit
Memory IC TypeMEMORY CIRCUIT
memory width16
Number of functions1
Number of terminals93
word count8388608 words
character code8000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.65 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width10 mm
ADVANCE INFORMATION
Am54BDS128AG
Stacked Multi-Chip Package (MCP) Flash Memory and SRAM
Two Am29BDS640G 64 Megabit (4 M x 16-Bit) CMOS 1.8 Volt-only, Simultaneous Operation,
Burst Mode Flash Memory and 16 Mbit (1 M x 16-Bit) Static RAM
DISTINCTIVE CHARACTERISTICS
MCP Features
Power supply voltage of 1.65 to 1.95 volt
High performance
— Access time as fast as 70 ns/ 54 Mhz Burst
Package
— 93-Ball FBGA
Operating Temperature
— –40°C to +85°C
Power dissipation (typical values, C
L
= 30 pF)
— Burst Mode Read: 10 mA
— Simultaneous Operation: 25 mA
— Program/Erase: 15 mA
— Standby mode: 0.4 µA
Hardware features
Software command sector locking
Handshaking: host monitors operations via RDY
output
Hardware reset input (RESET#)
WP# input
— Write protect (WP#) function protects sectors 0, 1
(bottom boot) or sectors 132 and 133 (top boot),
regardless of sector protect status
ACC input: Acceleration function reduces
programming time; all sectors locked when ACC = V
IL
CMOS compatible inputs, CMOS compatible outputs
Low V
CC
write inhibit
Flash Memory Features
ARCHITECTURAL ADVANTAGES
Single 1.8 volt read, program and erase (1.65 to 1.95
volt)
Manufactured on 0.17 µm process technology
Simultaneous Read/Write operation
— Data can be continuously read from one bank while
executing erase/program functions in other bank
— Zero latency between read and write operations
— Four bank architecture: 16Mb/16Mb/16Mb/16Mb
Programmable Burst Interface
— 2 Modes of Burst Read Operation
— Linear Burst: 8, 16, and 32 words with wrap-around
— Continuous Sequential Burst
Sector Architecture
— Eight 8 Kword sectors and one hundred twenty-six 32
Kword sectors
— Banks A and D each contain four 8 Kword sectors
and thirty-one 32 Kword sectors; Banks B and C
each contain thirty-two 32 Kword sectors
— Eight 8 Kword boot sectors, four at the top of the
address range, and four at the bottom of the address
range
Minimum 1 million erase cycle guarantee per sector
20-year data retention at 125°C
SOFTWARE FEATURES
Supports Common Flash Memory Interface (CFI)
Software command set compatible with JEDEC 42.4
standards
Data# Polling and toggle bits
Erase Suspend/Resume
— Suspends or resumes an erase operation in one
sector to read data from, or program data to, other
sectors
Unlock Bypass Program command
— Reduces overall programming time when issuing
multiple program command sequences
SRAM Features
Power dissipation
— Operating: 3 mA maximum
— Standby: 15 µA maximum
CE1s# and CE2s Chip Select
Power down features using CE1s# and CE2s
Data retention supply voltage: 1.0 to 2.2 volt
Byte data control: LB#s (DQ7–DQ0), UB#s
(DQ15–DQ8)
Publication#
26628
Rev:
A+1Amendment/+0
Issue Date: December 8, 2002
PERFORMANCE CHARCTERISTICS
Read access times at 54/40 MHz
— Burst access times of 13.5/20 ns @ 30 pF at industrial
temperature range
— Asynchronous random access times of 70 ns (at 30
pF)
— Synchronous latency of 87.5/95 ns
This document contains information on a product under development at Advanced Micro Devices. The information is intended to help you
evaluate this product. Do not design in this product without contacting the factory. AMD reserves the right to change or discontinue work
on this proposed product without notice.
Refer to AMD’s Website (www.amd.com) for the latest information.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号