EEWORLDEEWORLDEEWORLD

Part Number

Search

EP20K200ERI240-3

Description
Loadable PLD, CMOS, PQFP240, 34.90 X 34.90 MM, 0.50 MM PITCH, PLASTIC, QFP-240
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,92 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EP20K200ERI240-3 Overview

Loadable PLD, CMOS, PQFP240, 34.90 X 34.90 MM, 0.50 MM PITCH, PLASTIC, QFP-240

EP20K200ERI240-3 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAltera (Intel)
Parts packaging codeQFP
package instructionFQFP, QFP240,1.3SQ,20
Contacts240
Reach Compliance Codecompliant
JESD-30 codeS-PQFP-G240
JESD-609 codee3
length32 mm
Dedicated input times4
Number of I/O lines168
Number of entries160
Number of logical units8320
Output times160
Number of terminals240
organize4 DEDICATED INPUTS, 168 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Encapsulate equivalent codeQFP240,1.3SQ,20
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
power supply1.8,1.8/3.3 V
Programmable logic typeLOADABLE PLD
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width32 mm
APEX 20K
®
Programmable Logic
Device Family
Data Sheet
January 2001, ver. 3.3
Features...
Preliminary
Information
I
I
Industry’s first programmable logic device (PLD) incorporating
system-on-a-programmable-chip integration
MultiCore
TM
architecture integrating look-up table (LUT) logic,
product-term logic, and embedded memory
LUT logic used for register-intensive functions
Embedded system block (ESB) used to implement memory
functions, including first-in first-out (FIFO) buffers, dual-port
RAM, and content-addressable memory (CAM)
ESB implementation of product-term logic used for
combinatorial-intensive functions
High density
30,000 to 1.5 million typical gates (see
Tables 1
and
2)
Up to 51,840 logic elements (LEs)
Up to 442,368 RAM bits that can be used without reducing
available logic
Up to 3,456 product-term-based macrocells
Note (1)
EP20K100
263,000
Table 1. APEX 20K Device Features
Feature
Maximum
system
gates
Typical
gates
LEs
ESBs
Maximum
RAM bits
Maximum
macrocells
Maximum
user I/O
pins
EP20K30E EP20K60E
113,000
162,000
EP20K100E
263,000
EP20K160E
404,000
EP20K200
526,000
EP20K200E
526,000
30,000
1,200
12
24,576
192
128
60,000
2,560
16
32,768
256
196
100,000
4,160
26
53,248
416
252
100,000
4,160
26
53,248
416
246
160,000
6,400
40
81,920
640
316
200,000
8,320
52
106,496
832
382
200,000
8,320
52
106,496
832
376
Altera Corporation
A-DS-APEX20K-03.3
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号