EEWORLDEEWORLDEEWORLD

Part Number

Search

PDM31548SA12SOITR

Description
Standard SRAM, 128KX16, 12ns, CMOS, PDSO44, 0.400 INCH, PLASTIC, SOJ-44
Categorystorage    storage   
File Size267KB,9 Pages
ManufacturerIXYS
Environmental Compliance  
Download Datasheet Parametric View All

PDM31548SA12SOITR Overview

Standard SRAM, 128KX16, 12ns, CMOS, PDSO44, 0.400 INCH, PLASTIC, SOJ-44

PDM31548SA12SOITR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?incompatible
MakerIXYS
Parts packaging codeSOJ
package instruction0.400 INCH, PLASTIC, SOJ-44
Contacts44
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time12 ns
I/O typeCOMMON
JESD-30 codeR-PDSO-J44
JESD-609 codee0
length28.56 mm
memory density2097152 bit
Memory IC TypeSTANDARD SRAM
memory width16
Number of functions1
Number of terminals44
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Encapsulate equivalent codeSOJ44,.44
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Certification statusNot Qualified
Maximum seat height3.76 mm
Maximum standby current0.008 A
Minimum standby current3 V
Maximum slew rate0.175 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width10.16 mm
PRELIMINARY
PDM31548
PDM31548
128K x 16 CMOS
3.3V Static RAM
1
2
3
4
5
6
7
Features
n
Description
The PDM31548 is a high-performance CMOS static
RAM organized as 131,072 x 16 bits. The PDM31548
features low power dissipation using chip enable
(CE) and has an output enable input (OE) for fast
memory access. Byte access is supported by upper
and lower byte controls.
The PDM31548 operates from a single 3.3V power
supply and all inputs and outputs are fully TTL-
compatible.
The PDM31548 is available in a 44-pin 400-mil plas-
tic SOJ and a plastic TSOP (II) package for high-
density surface assembly and is suitable for use in
high-speed applications requiring high-speed
storage.
n
n
n
n
n
n
n
n
High-speed access times
- Com’l: 10, 12, 15 and 20 ns
- Ind: 12, 15 and 20 ns
Low power operation (typical)
- PDM31548SA
Active: 250 mW
Standby: 25 mW
High-density 128K x 16 architecture
3.3V (±0.3V) power supply
Fully static operation
TTL-compatible inputs and outputs
Output buffer controls: OE
Data byte controls: LB, UB
Packages:
Plastic SOJ (400 mil) - SO
Plastic TSOP (II) - T
Functional Block Diagram
Row Address
Buffer
Row Decoder
Vcc
Vss
A8-A0
Memory
Cell
Array
256 x
x
128 x 32
512 128 x 32
8
9
10
11
I/O15-I/O0
Data
Input/
Output
Buffer
Sense Amp
Column
Decoder
WE
OE
UB
LB
CE
Control
Logic
Clock
Generator
Column
Address
Buffer
12
A16 - A9
A15-A9
Rev. 1.3 - 4/13/98
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号