EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT24WC128W-1.8

Description
CAT24WC128W-1.8
Categorystorage    storage   
File Size1MB,9 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Download Datasheet Parametric View All

CAT24WC128W-1.8 Overview

CAT24WC128W-1.8

CAT24WC128W-1.8 Parametric

Parameter NameAttribute value
MakerON Semiconductor
package instructionSOP, SOP8,.25
Reach Compliance Codeunknown
Maximum clock frequency (fCLK)0.1 MHz
Data retention time - minimum100
Durability100000 Write/Erase Cycles
I2C control byte1010XXXR
JESD-30 codeR-PDSO-G8
length4.9 mm
memory density131072 bit
Memory IC TypeEEPROM
memory width8
Number of functions1
Number of terminals8
word count16384 words
character code16000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize16KX8
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialSERIAL
Programming voltage5 V
Maximum seat height1.75 mm
Serial bus typeI2C
Maximum standby current0.000001 A
Maximum slew rate0.003 mA
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)1.8 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
width3.9 mm
Maximum write cycle time (tWC)10 ms
write protectHARDWARE
CAT24WC128
128K-Bit I
2
C Serial CMOS EEPROM
FEATURES
I
1MHz I
2
C Bus Compatible*
I
1.8 to 6 Volt Operation
I
Low Power CMOS Technology
I
64-Byte Page Write Buffer
I
Self-Timed Write Cycle with Auto-Clear
I
Commercial, Industrial and Automotive
I
Write Protect Feature
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
– Entire Array Protected When WP at V
IH
I
100,000 Program/Erase Cycles
I
100 Year Data Retention
I
8-Pin DIP, 8-Pin SOIC or 14-pin TSSOP
I
"Green" Package Options Available
Temperature Ranges
DESCRIPTION
The CAT24WC128 is a 128K-bit Serial CMOS E
2
PROM
internally organized as 16384 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reduces device power requirements. The
PIN CONFIGURATION
DIP Package (P, L)
NC
NC
NC
VSS
1
2
3
4
8
7
6
5
SOIC Package (J, W, K, X)
i
D
NC
NC
VSS
NC
1
2
3
4
PIN FUNCTIONS
Pin Name
SDA
SCL
WP
V
CC
V
SS
i
t
n
o
c
s
VCC
WP
TSSOP Package (U14, Y14)
SCL
VCC
1
14
NC
SDA
NC
WP
13
2
NC
NC
12
3
NC
NC
NC
4
5
6
7
11
10
9
8
NC
NC
SCL
d
e
u
n
BLOCK DIAGRAM
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
SDA
START/STOP
LOGIC
WP
CONTROL
LOGIC
CAT24WC128 features a 64-byte page write buffer.
The device operates via the I
2
C bus serial interface and
is available in 8-pin DIP, 8-pin SOIC or 14-pin TSSOP
packages.
a
P
s
t
r
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
8
7
6
5
VCC
WP
SCL
SDA
VSS
SDA
XDEC
256
EEPROM
256X512
Function
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +6V Power Supply
Ground
SCL
STATE COUNTERS
HIGH VOLTAGE/
TIMING CONTROL
DATA IN STORAGE
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1038, Rev. F

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号