and/or fractional divides are allowed on two of the PLLs.
There are a total of five 8-bit output dividers. The outputs
are connected to the PLLs via a switch matrix. The switch
matrix allows the user to route the PLL outputs to any
output bank. This feature can be used to simplify and
optimize the board layout. In addition, each output's slew
rate and enable/disable function is programmable.
IDT5V19EE603
Features
•
•
•
•
•
•
Four internal PLLs
Internal non-volatile EEPROM
Fast (400kHz) mode I
2
C serial interface
Input frequency range: 1 MHz to 200 MHz
Output frequency range: 4.9 kHz to 200 MHz
Reference crystal input with programmable linear load
capacitance
– Crystal frequency range: 8 MHz to 50 MHz
•
Integrated VCXO
•
Each PLL has a 7-bit reference divider and a 12-bit
feedback-divider
•
8-bit output-divider blocks
•
Fractional division capability on one PLL
•
Two of the PLLs support spread spectrum generation
capability
•
I/O Standards:
– Outputs - 3.3 V LVTTL/ LVCMOS
– Inputs - 3.3 V LVTTL/ LVCMOS
•
•
•
•
•
•
•
•
•
Programmable slew rate control
Programmable loop bandwidth
Programmable output inversion to reduce bimodal jitter
Redundant clock inputs with auto and manual switchover
options
Individual output enable/disable
Power-down mode
3.3V core V
DD
Available in VFQFPN package
-40 to +85 C Industrial Temp operation
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
1
IDT5V19EE603
REV M 092412
IDT5V19EE603
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
CLOCK SYNTHESIZER
Functional Block Diagram
XIN/REF
XOUT
PLL0 (SS)
VCXO
VIN
controlled
Logic
S
R
C
1
S
R
C
2
S1
/DIV1
OUT1
CLKIN
PLL1
/DIV2
OUT2
CLKSEL
PLL2
PLL3 (SS)
S
R
C
3
S
R
C
6
S3
/DIV3
OUT3
SD/OE
SDA
SCL
SEL[2:0]
Control
Logic
/DIV6
OUT6
S
R
C
5
OUT5
/DIV5
OUT5
1. CLKIN, CLKSEL, SD/OE and SEL[2:0] have pull down resistors.
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
2
IDT5V19EE603
REV M 092412
IDT5V19EE603
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
CLOCK SYNTHESIZER
Pin Configuration
VDDO3
SD/OE
SEL2
SEL1
SEL0
GND
VDD
VIN
XOUT
XIN/REF
VDDX
CLKIN
GND
OUT1
1
2
3
4
5
6
7
28 27 26 25 24 23 22
21
20
19
18
17
16
15
8
OUT2
9 10 11 12 13 14
OUT5
OUT5b
GND
VDDO1
VDDO5
GND
OUT3
OUT6
GND
AVDD
CLKSEL
SCLK
SDAT
28 pin VFQFPN
(Top View)
Pin Descriptions
Pin#
1
2
3
Pin Name
VIN
XOUT
XIN / REF
I/O
I
O
I
Pin Type
LVTTL
LVTTL
LVTTL
Power
Pin Description
VCXO analog control voltage input. Pulls output
±
100ppm by varying from 0V to 3.3V.
CRYSTAL_OUT -- Reference crystal feedback.
CRYSTAL_IN -- Reference crystal input or external
reference clock input.
Crystal oscillator power supply. Connect to 3.3V through
5Ω resistor. Use filtered analog power supply if available.
Input clock. Weak internal pull down resistor.
Connect to Ground.
Configurable clock output 1.
Configurable clock output 2.
Device power supply. Connect to 3.3V.
Connect to Ground.
Configurable clock output 5.
Configurable clock output 5b.
Device power supply. Connect to 3.3V.
Connect to Ground.
4
5
6
7
8
9
10
11
12
13
14
VDDx
CLKIN
GND
OUT1
OUT2
VDD
GND
OUT5
OUT5b
VDD
GND
O
O
O
O
I
LVTTL
Power
LVTTL
LVTTL
Power
Power
LVTTL
1
LVTTL
1
Power
Power
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
3
IDT5V19EE603
REV M 092412
IDT5V19EE603
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
CLOCK SYNTHESIZER
Pin#
15
Pin Name
SDAT
I/O
I/O
Pin Type
Open Drain
Pin Description
Bidirectional I
2
C data. An external pull-up resistor is
required. See I
2
C specification for pull-up value
recommendation.
I
2
C clock. An external pull-up resistor is required. See
I
2
C specification for pull-up value recommendation.
Input clock selector. Weak internal pull down resistor.
Device analog power supply. Connect to 3.3V. Use
filtered analog power supply if available.
Connect to Ground.
Configurable clock output 6.
Configurable clock output 3.
Device power supply. Connect to 3.3V.
Configuration select pin. Weak internal pull down
resistor.
Configuration select pin. Weak internal pull down
resistor.
Configuration select pin. Weak internal pull down
resistor.
Enables/disables the outputs or powers down the chip.
The SP bit (0x02) controls the polarity of the signal to be
either active HIGH or LOW. (Default is active LOW.)
Weak internal pull down resistor.
Connect to Ground.
Device power supply. Connect to 3.3V.
16
17
18
19
20
21
22
23
24
25
26
SCLK
CLKSEL
AVDD
GND
OUT6
OUT3
VDD
SEL2
SEL1
SEL0
SD/OE
I
I
LVTTL
LVTTL
Power
Power
O
O
LVTTL
LVTTL
Power
I
I
I
I
LVTTL
LVTTL
LVTTL
LVTTL
27
28
GND
VDD
Power
Power
1. When only an individual single-ended clock output is required, tie OUT# and OUT#b together.
2. Analog power plane should be isolated from a 3.3V power plane through a ferrite bead.
3. Each power pin should have a dedicated 0.01µF de-coupling capacitor. Digital VDDs may be tied together.
4. Unused clock inputs (REFIN or CLKIN) must be pulled high or low - they cannot be left floating. If the crystal oscillator is not used, XOUT must be left floating.
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
4
IDT5V19EE603
REV M 092412
IDT5V19EE603
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
CLOCK SYNTHESIZER
PLL Features and Descriptions
7-bit
D
VCO
4-bit
A
12-bit
N
Sigm a-Delta
M odulator
PLL0 Block Diagram
7-bit
D
VCO
12-bit
N
PLL1, PLL2 and PLL3 Block Diagram
Pre-Divider
(D)
1
Values
PLL0
PLL1
PLL2
PLL3
1 - 127
1 - 127
1 - 127
3 - 127
Multiplier
(M)
2
Values
10 - 8206
1 - 4095
1 - 4095
12 - 4095
Programmable
Spread Spectrum
Loop Bandwidth Generation Capability
Yes
Yes
Yes
Yes
Yes
No
No
Yes
1.For PLL0, PLL1 and PLL2, D=0 means PLL power down. For PLL3, 0, 1, and 2 are DNU (do not use)
2.For PLL0, M = 2*N + A + 1 (for A > 0); M = 2*N (for A = 0); A < N-1. For PLL1, PLL2 and PLL3, M=N.
[i=s]This post was last edited by chen@peng on 2022-5-21 10:44[/i]The main content of this evaluation is the CAN communication of RAM4You can learn the basic knowledge of CAN communication by yourself...
[i=s]This post was last edited by Baboerben on 2021-12-31 14:20[/i]The flyback power supply has a 40W/220V output. When it is turned off, there is a sound. Is it a transformer problem or a circuit pro...
Author: ST Engineer
Click to download the pdf document:question
When the customer's S2-LP design is completed, it is generally necessary to evaluate the actual power consumption of the S2-LP in variou...
Last week, last week, hurry up if you want to sign up
100 sets of Pingtouge low-power RISC-V ecological development board - RVB2601 , worth 390 yuan , are coming. Submit your ideas now and you will ha...
Why put 5, because I disassembled the watch head, reversed it and made the driver myself, and turned it into an electronic clock. Although I have forgotten it now.
There is also a super mini size 10, ...
[i=s]This post was last edited by sun63312 on 2021-6-30 22:58[/i]HarmonyOS Part of the routine learning recordThe example videos and PPTs are very detailed, I just record the parts that I am confused ...