EEWORLDEEWORLDEEWORLD

Part Number

Search

532BB000269BGR

Description
LVDS Output Clock Oscillator, 640MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size2MB,33 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

532BB000269BGR Overview

LVDS Output Clock Oscillator, 640MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

532BB000269BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresIT CAN ALSO OPERATE AT 512 MHZ
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number532
Installation featuresSURFACE MOUNT
Nominal operating frequency640 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size177.8mm x 127.0mm x 41.91mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
Si532
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si532
For safety reasons, iPhone 12 has a unique antenna design
5G development is in full swing, and many 5G mobile phones have been launched on the market, but only a few of them can provide all available spectrum, and there is still the problem of consuming colu...
eric_wang RF/Wirelessly
RSL10 Bluetooth SoC Mobile Application Construction
Now everyone has a smart phone, and WeChat applet is very convenient to use. This project finally communicates with RSL10 Bluetooth SoC through WeChat applet. Since I have never been involved in WeCha...
dql2016 onsemi and Avnet IoT Innovation Design Competition
RF circuit layout summary
RF circuit board design is often described as a "black art" because there are still many uncertainties in theory, but this view is only partially correct. There are also many principles that can be fo...
btty038 PCB Design
SPI settings for msp430f149
First, pay attention to a few issues: 1. During SPI communication, the timing (phase, polarity) of both parties must be consistent (see the following four SPI timing settings) 2. The host sets the clo...
fish001 Microcontroller MCU
[N32L43x Review] 9. Complementary PWM, Dead Zone Test
1. Introduction N32L43X supports two advanced timers, TIM1 and TIM8. The advanced timer supports input capture, output comparison, PWM, dead zone, brake and other functions. This article mainly tests ...
freeelectron Domestic Chip Exchange
Long press and short press based on MSP430F5529 buttons
The difference between a long press and a short press is just adding an appropriate delay and then judging the pin status. definition: #define KEYDIR P2DIR#define KEYIN P2IN#define KEYIFG P2IFG#define...
fish001 Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号