EEWORLDEEWORLDEEWORLD

Part Number

Search

550ME000127DGR

Description
LVPECL Output Clock Oscillator, ROHS COMPLIANT PACKAGE-6
CategoryPassive components    oscillator   
File Size326KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

550ME000127DGR Online Shopping

Suppliers Part Number Price MOQ In stock  
550ME000127DGR - - View Buy Now

550ME000127DGR Overview

LVPECL Output Clock Oscillator, ROHS COMPLIANT PACKAGE-6

550ME000127DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT PACKAGE-6
Reach Compliance Codecompliant
Other featuresENABLE/DISABLE FUNCTION; TAPE AND REEL
Maximum control voltage3.3 V
Minimum control voltage
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
Frequency offset/pull rate25 ppm
frequency stability20%
linearity10%
Manufacturer's serial numberSI550
Installation featuresSURFACE MOUNT
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Base Number Matches1
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
DIY vertical milling machine, engraving machine
I spent a month making it myself. Except for the screw rod, all other parts were found at a scrap yard. Please give me some suggestions!...
qinjinla DIY/Open Source Hardware
I made a board that supports MicroPython. I'll show it to you.
[i=s]This post was last edited by zengyi703 on 2020-3-14 11:38[/i]I was bored at home during the epidemic, so I made a small board that supports MicroPython. Basic hardware functions: 1. The microcont...
zengyi703 MicroPython Open Source section
Why is the DCDC step-down chip easily damaged?
Please guide me what is the reason Input 24V2A, output 5V800MA, 3.3V500MA and 4.6V800MA. After batch production, it was found that some DCDC chips were damaged after a period of use, ranging from seve...
z45217 Power technology
Answers to some questions raised in the review of Espressif's ESP32-S2-Kaluga-1 development board
Details of the Espressif ESP32-S2-Kaluga-1 review activity: https://en.eeworld.com/bbs/elecplay/content/134Suggestion 1: It is recommended to develop under Linux, which compiles quickly. With vscode, ...
okhxyyo Domestic Chip Exchange
ST MEMS Device Resource Library-Device Application Guide
ST MEMS Device Resource Library: Click to enter Sub-library: Device Application GuideThe device application guide provides a detailed description of each function and feature of the device , allowing ...
nmg MEMS sensors
Qinheng CH4XX series technical manual and sample program download
[i=s]This post was last edited by Hot Ximixiu on 2021-6-3 23:15[/i]I2C interface operation CH422 dynamic drive digital tube (C-AVR)...
火辣西米秀 Domestic Chip Exchange

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号