EEWORLDEEWORLDEEWORLD

Part Number

Search

ALD750FHCT

Description
CERAMIC SMD CRYSTAL CLOCK OSCILLATOR
File Size305KB,2 Pages
ManufacturerAbracon
Websitehttp://www.abracon.com/index.htm
Download Datasheet View All

ALD750FHCT Overview

CERAMIC SMD CRYSTAL CLOCK OSCILLATOR

CERAMIC SMD CRYSTAL CLOCK OSCILLATOR
ALD SERIES
: PRELIMINARY
APPLICATIONS:
• SONET, xDSL
• SDH, CPE
• STB
| | | | | | | | | | | | | |
5.08 x 7.0 x 1.8m
FEATURES:
• Based on a proprietary digital multiplier
• 2.5V to 3.3V +/- 5% operation
• Tri-State Output
• Ceramic SMD, low profile package
• Low Phase Jitter
156.25MHz, 187.5MHz, and 212.5MHz applications
STANDARD SPECIFICATIONS:
PARAMETERS
Frequency Range
Operating Temperature
Storage Temperature
Overall Frequency Stability
Supply Voltage (Vdd)
Linearity
Jitter (12KHz - 20MHz)
Phase Noise
750 KHz to 800 MHz
0°C to + 70°C (see options)
- 40°C to + 85°C
± 50 ppm max. (see options)
2.5V to 3.3 Vdc ± 5%
5% typ, 10% max.
RMS phase jitter 3pS typ. < 5pS max.
period jitter < 35pS peak to peak
-109 dBc/Hz @ 1kHz Offset from 622.08MHz
-110 dBc/Hz @ 10kHz Offset from 622.08MHz
-109 dBc/Hz @ 100kHz Offset from 622.08MHz
“1” (V
IH
> 0.7*V
DD
) or open: Oscillation/ “0” (V
IH
> 0.3*V
DD
) No Oscillation/Hi Z
80mA (Fo < 155.52MHz), 100mA (Fo < 155.52MHz)
45% min, 50% typical, 55% max.
V
DD
-1.025V min, V
DD
-0.880V max.
V
DD
-1.810V min, V
DD
-1.620V max.
1.5ns max, 0.6nSec typical
1.5ns max, 0.6nSec typical
1.6ns max, 1.2ns typical
45% min, 50% typical, 55% max
60mA max, 55mA typical.
45% min, 50% typical, 55% max
247mV min, 355mV typical, 454mV max
-50mV min, 50mV max
V
OH
= 1.6V max, 1.4V typical
V
OL
= 0.9V min, 1.1V typical
V
OS
= 1.125V min, 1.2V typical, 1.375V max
∆V
OS
= 0mV min, 3mV typical, 25mV max
±10µA max, ±1µA typical
0.2ns min, 0.5ns typical, 0.7ns max
0.2ns min, 0.5ns typical, 0.7ns max
30332 Esperanza, Rancho Santa Margarita, California 92688
tel 949-546-8000
|
fax 949-546-8001
| www.abracon.com
Tri-State Function
PECL
Supply Current (I
DD
)
Symmetry (Duty Cycle)
Output Logic High
Output Logic Low
Clock Rise time (t
r
) @ 20/80%
Clock Fall time (t
f
) @ 80/20%
CMOS
Output Clock Rise/ Fall Time [10%~90% VDD with 10pF load]
Output Clock Duty Cycle [Measured @ 50% VDD]
LVDS
Supply Current (I
DD
) [Fout = 212.50MHz]
Output Clock Duty Cycle @ 1.25V
Output Differential Voltage (V
OD
)
VDD Magnitude Change (∆V
OD
)
Output High Voltage
Output Low Voltage
Offset Voltage [R
L
= 100Ω]
Offset Magnitude Voltage[RL = 100Ω]
Power-off Leakage (I
OXD
) [Vout=VDD or GND, VDD=0V]
Differential Clock Rise Time (t
r
) [R
L
=100Ω, CL=10pF]
Differential Clock Fall Time (t
f
) [R
L
=100Ω, CL=10pF]
ABRACON IS
ISO 9001 / QS 9000
CERTIFIED
rev1.1-5/05

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号