EEWORLDEEWORLDEEWORLD

Part Number

Search

AS7C1026B-12BC

Description
Standard SRAM, 64KX16, 12ns, CMOS, PBGA48, 6 X 8 MM, BGA-48
Categorystorage    storage   
File Size293KB,11 Pages
ManufacturerALSC [Alliance Semiconductor Corporation]
Download Datasheet Parametric View All

AS7C1026B-12BC Overview

Standard SRAM, 64KX16, 12ns, CMOS, PBGA48, 6 X 8 MM, BGA-48

AS7C1026B-12BC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerALSC [Alliance Semiconductor Corporation]
Parts packaging codeBGA
package instructionTFBGA, BGA48,6X8,30
Contacts48
Reach Compliance Codeunknown
ECCN code3A991.B.2.B
Maximum access time12 ns
Other featuresTTL COMPATIBLE INPUTS/OUTPUTS; LOW POWER STANDBY
I/O typeCOMMON
JESD-30 codeR-PBGA-B48
JESD-609 codee0
length8 mm
memory density1048576 bit
Memory IC TypeSTANDARD SRAM
memory width16
Number of functions1
Number of terminals48
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA48,6X8,30
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum standby current0.005 A
Minimum standby current4.5 V
Maximum slew rate0.1 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.75 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width6 mm
Base Number Matches1
November 2003
®
AS7C1026B
5 V 64K X 16 CMOS SRAM
Features
• Product AS7C1026B
• Industrial and commercial versions
• Organization: 65,536 words × 16 bits
• Center power and ground pins for low noise
• High speed
- 10/12/15/20 ns address access time
- 5, 6, 7, 8 ns output enable access time
• Low power consumption: ACTIVE
- 605 mW / max @ 10 ns
• Easy memory expansion with
CE
,
OE
inputs
• TTL-compatible, three-state I/O
• JEDEC standard packaging
- 44-pin 400 mil SOJ
- 44-pin TSOP 2-400
- 48-ball 6 × 8 mm mBGA
• ESD protection
2000 volts
• Latch-up current
200 mA
Pin and ball arrangement
44-Pin SOJ (400 mil), TSOP 2
A4
A3
A2
A1
A0
CE
I/O0
I/O1
I/O2
I/O3
V
CC
GND
I/O4
I/O5
I/O6
I/O7
WE
A15
A14
A13
A12
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A5
A6
A7
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
V
CC
I/O11
I/O10
I/O9
I/O8
NC
A8
A9
A10
A11
NC
• Low power consumption: STANDBY
- 28 mW / max CMOS I/O
• 6 T 0.18 u CMOS technology
0000048
- BGA Ball-Grid-Array Package
1
A
B
C
D
E
F
G
H
LB
I/O8
I/O9
V
SS
V
DD
I/O14
I/O15
NC
2
OE
UB
I/O10
I/O11
I/O12
I/O13
NC
A8
3
A
0
A3
A5
NC
NC
4
A
1
A4
A6
A7
NC
5
A
2
CE
I/O1
I/O3
I/O4
I/O5
WE
A11
6
NC
I/O0
I/O2
V
DD
V
SS
I/O6
I/O7
NC
Logic block diagram
A0
A2
A3
A4
A5
A6
A7
I/O0–I/O7
I/O8–I/O15
Row decoder
A1
V
CC
AS7C1026B
64 K × 16
Array
GND
A14 A15
A12 A13
A9
A10
I/O
buffer
Control circuit
Column decoder
A8
A9
A10
A12
A13
A14
A15
A11
WE
UB
OE
LB
CE
Selection guide
-10
Maximum address access time
Maximum output enable access time
Maximum operating current
Maximum CMOS standby current
-12
12
6
100
5
-15
15
7
90
5
-20
20
8
80
5
Unit
ns
ns
mA
mA
10
5
110
5
11/13/03, v 1.1
Alliance Semiconductor
P. 1 of 11
Copyright © Alliance Semiconductor. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号