EEWORLDEEWORLDEEWORLD

Part Number

Search

IBM0312804CT3B-75A

Description
Synchronous DRAM, 16MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54
Categorystorage    storage   
File Size1MB,69 Pages
ManufacturerIBM
Websitehttp://www.ibm.com
Download Datasheet Parametric View All

IBM0312804CT3B-75A Overview

Synchronous DRAM, 16MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54

IBM0312804CT3B-75A Parametric

Parameter NameAttribute value
MakerIBM
Parts packaging codeTSOP2
package instructionTSOP2,
Contacts54
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time5.4 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PDSO-G54
length22.22 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals54
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize16MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
width10.16 mm
Base Number Matches1
.
Advance 0.1
Features
• High Performance:
IBM0312164 IBM0312804
IBM0312404 IBM03124B4
128Mb Synchronous DRAM - Die Revision B
-75H
3
-75D
3
-75A, -260, -360, -10,
Units
CL=2 CL=3 CL=3 CL=2 CL=3 CL=3
f
CK
Clock
Frequency
133
7.5
5.4
133
7.5
5.4
133
7.5
5.4
100
10
6
100
10
6
100
10
7
9
MHz
ns
ns
ns
t
CK
Clock Cycle
t
AC
t
AC
1.
2.
3.
Clock Access
Time
1
Clock Access
Time
2
Programmable CAS Latency: 2, 3
Programmable Burst Length: 1, 2, 4, 8
Programmable Wrap: Sequential or Interleave
Multiple Burst Read with Single Write Option
Automatic and Controlled Precharge Command
Data Mask for Read/Write control (x4, x8)
Dual Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Terminated load. See AC Characteristics on page 39.
Unterminated load. See AC Characteristics on page 39.
t
RP
= t
RCD
= 2 CKs
• Suspend Mode and Power Down Mode
• Standard Power operation
• 4096 refresh cycles/64ms
• Random Column Address every CK (1-N Rule)
• Single 3.3V
±
0.3V Power Supply
• LVTTL compatible
• Package: 54-pin 400 mil TSOP-Type II
2 High Stack TSOJ
• Single Pulsed RAS Interface
• Fully Synchronous to Positive Clock Edge
• Four Banks controlled by BS0/BS1
(Bank Select)
Description
The IBM0312404, IBM0312804, and IBM0312164
are four-bank Synchronous DRAMs organized as
8Mbit x 4 I/O x 4 Bank, 4Mbit x 8 I/O x 4 Bank, and
2Mbit x 16 I/O x 4 Bank, respectively. IBM03124B4,
a stacked version of the x4 component, is also
offered. These synchronous devices achieve high-
speed data transfer rates of up to 133MHz by
employing a pipeline chip architecture that synchro-
nizes the output data to a system clock. The chip is
fabricated with IBM’s advanced 128Mbit single tran-
sistor CMOS DRAM process technology.
The device is designed to comply with all JEDEC
standards set for synchronous DRAM products,
both electrically and mechanically. All of the control,
address, and data input/output (I/O or DQ) circuits
are synchronized with the positive edge of an exter-
nally supplied clock.
RAS, CAS, WE, and CS are pulsed signals which
are examined at the positive edge of each externally
applied clock (CK). Internal chip operating modes
are defined by combinations of these signals and a
command decoder initiates the necessary timings
for each operation. A fourteen bit address bus
accepts address data in the conventional RAS/CAS
multiplexing style. Twelve row addresses (A0-A11)
06K7582.H03335
05/00
and two bank select addresses (BS0, BS1) are
strobed with RAS. Eleven column addresses (A0-
A9, A11) plus bank select addresses and A10 are
strobed with CAS. Column address A11 is dropped
on the x8 device, and column addresses A11 and
A9 are dropped on the x16 device. Access to the
lower or upper DRAM in a stacked device is con-
trolled by CS0 and CS1, respectively.
Prior to any access operation, the CAS latency,
burst length, and burst sequence must be pro-
grammed into the device by address inputs A0-A11,
BS0, BS1 during a mode register set cycle. In addi-
tion, it is possible to program a multiple burst
sequence with single write cycle for write through
cache operation.
Operating the four memory banks in an interleave
fashion allows random access operation to occur at
a higher rate than is possible with standard DRAMs.
A sequential and gapless data rate of up to 133MHz
is possible depending on burst length, CAS latency,
and speed grade of the device. Simultaneous opera-
tion of both decks of a stacked device is allowed,
depending on the operation being done. Auto
Refresh (CBR) and Self Refresh operation are sup-
ported.
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 1 of 69

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号