EEWORLDEEWORLDEEWORLD

Part Number

Search

EQVA13C2C2H-58.982M

Description
CMOS, Voltage Controlled Quartz Crystal Clock Oscillators VCXO LVCMOS (CMOS) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD) Voltage Controlled Quartz Crystal Clock Oscillators VCXO LVCMOS (CMOS) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD)
CategoryPassive components    oscillator   
File Size958KB,7 Pages
ManufacturerECLIPTEK
Websitehttp://www.ecliptek.com
Environmental Compliance  
Download Datasheet Parametric View All

EQVA13C2C2H-58.982M Overview

CMOS, Voltage Controlled Quartz Crystal Clock Oscillators VCXO LVCMOS (CMOS) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD) Voltage Controlled Quartz Crystal Clock Oscillators VCXO LVCMOS (CMOS) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD)

EQVA13C2C2H-58.982M Parametric

Parameter NameAttribute value
Brand NameEcliptek
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSMD 5.0mm x 7.0mm
package instructionSMD, 6 PIN
Contacts6
Manufacturer packaging codeSMD 5.0mm x 7.0mm
Reach Compliance Codecompliant
Other featuresENABLE/DISABLE FUNCTION; BULK; TAPE
Maximum control voltage3.9 V
Minimum control voltage0.6 V
maximum descent time3 ns
Frequency Adjustment - MechanicalNO
Frequency offset/pull rate50 ppm
frequency stability50%
JESD-609 codee4
linearity10%
Installation featuresSURFACE MOUNT
Nominal operating frequency58.982 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
Output load15 pF
physical size7.0mm x 5.0mm x 1.8mm
longest rise time3 ns
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
EQVA13C2C2H-58.982M
REGULATORY COMPLIANCE
2011/65 +
2015/863
(Data Sheet downloaded on Sep 1, 2020)
191 SVHC
ITEM DESCRIPTION
Voltage Controlled Quartz Crystal Clock Oscillators VCXO LVCMOS (CMOS) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface
Mount (SMD) 58.982MHz ±50ppm -40°C to +85°C
ELECTRICAL SPECIFICATIONS
Nominal Frequency
Frequency Tolerance/Stability
Aging at 25°C
Operating Temperature Range
Supply Voltage
Input Current
Output Voltage Logic High (Voh)
Output Voltage Logic Low (Vol)
Rise/Fall Time
Duty Cycle
Load Drive Capability
Output Logic Type
Absolute Pull Range
58.982MHz
±50ppm Maximum (Inclusive of all conditions: Calibration Tolerance (at 25°C), Frequency Stability over the Operating
Temperature Range, Supply Voltage Change and Output Load Change)
±2ppm Maximum First Year, ±10ppm/10 Years Maximum
-40°C to +85°C
3.3Vdc ±5%
30mA Maximum (Unloaded)
90% of Vdd Minimum (IOH = -4mA)
10% of Vdd Maximum (IOL = +4mA)
3nSec Maximum (Measured at 10% to 90% of Waveform)
50 ±5(%) (Measured at 50% of Waveform)
15pF Maximum
CMOS
±50ppm Minimum (Inclusive of all conditions: Calibration Tolerance (at 25°C), Frequency Stability over the Operating
Temperature Range, Supply Voltage Change, Output Load Change, Shock, Vibration, and 10 Year Aging over the
Control Voltage (Vc))
0.3Vdc to 3.0Vdc (Test Condition for APR)
0.0Vdc to Vdd +0.6Vdc
5% Typical, 10% Maximum
Positive Tranfer Characteristic
10kHz Minimum (Measured at -3dB, Vc = 1.65Vdc)
500kOhms Minimum
10µA Maximum
-58dBc/Hz at 10Hz offset; -90dBc/Hz at 100Hz offset; -118dBc/Hz at 1kHz offset; -125dBc/Hz at 10kHz offset; -
126dBc/Hz at 100kHz offset; -145dBc/Hz at 1MHz offset; -155dBc/Hz at 10MHz offset; -157dBc/Hz at 20MHz offset (All
Values are Typical)
Output Enable (OE)
90% of Vdd Minimum or No Connect to Enable Output
10% of Vdd Maximum to Disable Output (High Impedance)
100nSec Maximum
50nSec Maximum
18mA Maximum (Without Load (Pin 2 = Ground))
1.4pSec Maximum (Fj=12kHz to 20MHz (Random))
0.2pSec Typical
2pSec Typical
3pSec Maximum
30pSec Maximum
10mSec Maximum
Control Voltage
Control Voltage Range
Linearity
Transfer Function
Modulation Bandwidth
Input Impedance
Input Leakage Current
Phase Noise
Output Control Function
Output Control Input Voltage Logic
High (Vih)
Output Control Input Voltage Logic
Low (Vil)
Output Enable Time
Output Disable Time
Output Enable Current
RMS Phase Jitter
Period Jitter (Deterministic)
Period Jitter (Random)
Period Jitter (RMS)
Period Jitter (pk-pk)
Start Up Time
www.ecliptek.com | Specification Subject to Change Without Notice | Revision B 01/18/2019 | Page 1 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号