EEWORLDEEWORLDEEWORLD

Part Number

Search

QL4058-2PQN208M

Description
Field Programmable Gate Array, 1008 CLBs, 131328 Gates, 1008-Cell, CMOS, PQFP208, 14 X 14 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MO-136, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,45 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Environmental Compliance  
Download Datasheet Parametric View All

QL4058-2PQN208M Overview

Field Programmable Gate Array, 1008 CLBs, 131328 Gates, 1008-Cell, CMOS, PQFP208, 14 X 14 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MO-136, QFP-208

QL4058-2PQN208M Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeQFP
package instructionLFQFP, QFP208,.64SQ,20
Contacts208
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
JESD-30 codeS-PQFP-G208
JESD-609 codee2
length14 mm
Humidity sensitivity level3
Configurable number of logic blocks1008
Equivalent number of gates131328
Number of entries244
Number of logical units1008
Output times244
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1008 CLBS, 131328 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP208,.64SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)245
power supply3.3,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Copper (Sn/Cu)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width14 mm
Base Number Matches1
QuickRAM Family Data Sheet
• • • • • •
QuickRAM ESP Combining Performance, Density and
Embedded RAM
Device Highlights
High Performance & High Density
• Up to 90,000 usable PLD gates with up to
316 I/Os
• 300 MHz 16-bit counters, 400 MHz datapaths,
160+ MHz FIFOs
• 0.35 µm four-layer metal non-volatile CMOS
process
Up to 316 I/O Pins
• Up to 308 bi-directional input/output pins,
PCI-compliant for 5.0 V and 3.3 V buses for
-1/-2/-3/-4 speed grades
• Eight high-drive input/distributed network pins
Eight Low-Skew Distributed
Networks
• Two array clock/control networks are available to
the logic cell flip-flop; clock, set, and reset inputs
— each can be driven by an input-only pin
• Six global clock/control networks available to the
logic cell; F1, clock, set, and reset inputs and the
data input, I/O register clock, reset, and enable
inputs as well as the output enable control—each
can be driven by an input-only, I/O pin, any logic
cell output, or I/O cell feedback
High Speed Embedded SRAM
• Up to 22 dual-port RAM modules, organized in
user-configurable 1,152 bit blocks
• 5 ns access times, each port independently
accessible
• Fast and efficient for FIFO, RAM, and ROM
functions
High Performance Silicon
• Input + logic cell + output total delays under 6 ns
• Data path speeds over 400 MHz
• Counter speeds over 300 MHz
• FIFO speeds over 160+ MHz
Figure 1: QuickRAM Block Diagram
Easy to Use/Fast Development
Cycles
• 100% routable with 100% utilization and
complete pin-out stability
• Variable-grain logic cells provide high
performance and 100% utilization
• Comprehensive design tools include high quality
Verilog/VHDL synthesis
Advanced I/O Capabilities
• Interfaces with 3.3 V and 5.0 V devices
• PCI compliant with 3.3 V and 5.0 V busses for
-1/-2/-3/-4 speed grades
• Full JTAG boundary scan
• I/O cells with individually controlled registered
input path and output enables
© 2007 QuickLogic Corporation
www.quicklogic.com
22
RAM
Blocks
1,584
Hi gh Speed
Logic Cells
Interface
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号