EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61NLP51236B-200TQLI

Description
Standard SRAM, 512KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, LQFP-100
Categorystorage    storage   
File Size2MB,39 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric View All

IS61NLP51236B-200TQLI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS61NLP51236B-200TQLI - - View Buy Now

IS61NLP51236B-200TQLI Overview

Standard SRAM, 512KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, LQFP-100

IS61NLP51236B-200TQLI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
package instructionLQFP,
Reach Compliance Codecompliant
Factory Lead Time10 weeks
Samacsys Confidence3
Samacsys StatusReleased
Samacsys PartID1584206
Samacsys Pin Count100
Samacsys Part CategoryIntegrated Circuit
Samacsys Package CategoryQuad Flat Packages
Samacsys Footprint NameIS61NLP51236B-200TQLI
Samacsys Released Date2018-11-14 11:38:15
Is SamacsysN
Maximum access time3 ns
JESD-30 codeR-PQFP-G100
length20 mm
memory density18874368 bit
Memory IC TypeSTANDARD SRAM
memory width36
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
IS61NLP51236(32)B/IS61NVP51236(32)B/IS61NVVP51236(32)B
IS61NLP102418B/IS61NVP102418B/IS61NVVP102418B
512K x36 and 1024K x18 18Mb, PIPELINE 'NO WAIT' STATE BUS
SYNCHRONOUS SRAM
JUNE 2016
FEATURES
100 percent bus utilization
No wait cycles between Read and Write
Internal self-timed write cycle
Individual Byte Write Control
Single R/W (Read/Write) control pin
Clock controlled, registered address, data and
control
Interleaved or linear burst sequence control
using MODE input
Three chip enables for simple depth
expansion and address pipelining
Power Down mode
Common data inputs and data outputs
/CKE pin to enable clock and suspend
operation
JEDEC 100-pin QFP, 165-ball BGA and 119-
ball BGA packages
Power supply:
NLP: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
NVP: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
NVVP: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive (x36)
temperature support
Lead-free available
For leaded option, please contact ISSI.
DESCRIPTION
The 18Meg product family features high-speed, low-
power synchronous static RAMs designed to provide
a burstable, high-performance, 'no wait' state,
device for networking and communications
applications. They are organized as 512K words by
36 bits and 1024K words by 18 bits, fabricated with
ISSI's
advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles
are eliminated when the bus switches from read to
write, or write to read. This device integrates a 2-bit
burst counter, high-speed SRAM core, and high-
drive capability outputs into a single monolithic
circuit.
All synchronous inputs pass through registers are
controlled by a positive-edge-triggered single clock
input. Operations may be suspended and all
synchronous inputs ignored when Clock Enable,
/CKE is HIGH. In this state the internal device will
hold their previous values.
All Read, Write and Deselect cycles are initiated by
the ADV input. When the ADV is HIGH the internal
burst counter is incremented. New external
addresses can be loaded when ADV is LOW.
Write cycles are internally self-timed and are
initiated by the rising edge of the clock inputs and
when /WE is LOW. Separate byte enables allow
individual bytes to be written.
A burst mode pin (MODE) defines the order of the
burst sequence. When tied HIGH, the interleaved
burst sequence is selected. When tied LOW, the
linear burst sequence is selected
.
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access Time
Cycle time
Frequency
-250
2.6
4
250
-200
3.0
5
200
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability
arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version
of this device specification before relying on any
published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of
the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products
are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. D1
06/3/2016
1
The Low Noise Ripple Probe Guide tells you how important probes are to your testing!
The Low Noise Ripple Probe Guide tells you how important probes are to your testing! Most electronic designs today require different supply voltages to operate correctly. In fact, many components with...
安泰测试Agitek Test/Measurement
T6963C negative display problem
I'm working on T6963C recently, and I don't quite understand the manual regarding negative display under text features. Can someone give me some advice? Thank you!...
chenbingjy stm32/stm8
【Goodbye 2021, Hello 2022】2021, I became a moderator
2021 should be considered a very ordinary year. The work is the same as before, from product scheme design, overall design, detailed design to after-sales maintenance, etc., which is repetitive but fu...
annysky2012 Talking
【ST NUCLEO-G071RB Review】+ My review process
[i=s]This post was last edited by hujj on 2019-1-9 10:45[/i] The ST NUCLEO-G071RB[/color][/align] development board used in this review comes from the [color=#008000][backcolor=transparent][font=Tahom...
hujj stm32/stm8
Share a learning material: Comic electronic circuit
This material explains electronic circuits in the form of comics. It is a very practical book. Compared with our traditional textbooks, it has several outstanding features. First, the comic format is ...
generalcircuits Analog electronics
Are there any domestic manufacturers that are doing well in the wireless/RF field?
I am doing a survey in this area recently and would like to ask everyone, which manufacturers in our country are doing well in the wireless/RF field? Do you have any recommendations? Or what domestic ...
okhxyyo Domestic Chip Exchange

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号