EEWORLDEEWORLDEEWORLD

Part Number

Search

XC3S100E-4FT256I

Description
FPGA, 1164 CLBS, 500000 GATES, 657 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size6MB,227 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XC3S100E-4FT256I Overview

FPGA, 1164 CLBS, 500000 GATES, 657 MHz, PQFP208

XC3S100E-4FT256I Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals208
Maximum operating temperature85 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage1.26 V
Minimum supply/operating voltage1.14 V
Rated supply voltage1.2 V
Processing package description30.5 X 30.5 MM, 4.10 MM HEIGHT, 0.50 MM PITCH, PLASTIC, LEAD FREE, QFP-208
Lead-freeYes
EU RoHS regulationsYes
stateACTIVE
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingMATTE TIN
Terminal locationQUAD
Packaging MaterialsPLASTIC/EPOXY
Temperature levelOTHER
organize1164 CLBS, 500000 GATES
Maximum FCLK clock frequency657 MHz
Number of configurable logic modules1164
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Number of equivalent gate circuits500000
The maximum delay of a CLB module0.6600 ns
1
Spartan-3E FPGA Family
Data Sheet
Product Specification
DS312 July 19, 2013
Module 1:
Introduction and Ordering Information
DS312 (v4.1) July 19, 2013
Introduction
Features
Architectural Overview
Package Marking
Ordering Information
Module 3:
DC and Switching Characteristics
DS312 (v4.1) July 19, 2013
DC Electrical Characteristics
Absolute Maximum Ratings
Supply Voltage Specifications
Recommended Operating Conditions
DC Characteristics
I/O Timing
SLICE Timing
DCM Timing
Block RAM Timing
Multiplier Timing
Configuration and JTAG Timing
Module 2:
Functional Description
DS312 (v4.1) July 19, 2013
Input/Output Blocks (IOBs)
Overview
SelectIO™ Signal Standards
Switching Characteristics
Configurable Logic Block (CLB)
Block RAM
Dedicated Multipliers
Digital Clock Manager (DCM)
Clock Network
Configuration
Powering Spartan®-3E FPGAs
Production Stepping
Module 4:
Pinout Descriptions
DS312 (v4.1) July 19, 2013
Pin Descriptions
Package Overview
Pinout Tables
Footprint Diagrams
© Copyright 2005–2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, Artix, Kintex, Zynq, Vivado, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI and PCI-X are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS312 July 19, 2013
Product Specification
www.xilinx.com
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号