UJA1079A
LIN core system basis chip
Rev. 2 — 31 January 2011
Product data sheet
1. General description
The UJA1079A core System Basis Chip (SBC) replaces the basic discrete components
commonly found in Electronic Control Units (ECU) with a Local Interconnect Network
(LIN) interface.
The UJA1079A supports the networking applications used to control power and sensor
peripherals by using the LIN interface as a local sub-bus.
The core SBC contains the following integrated devices:
•
LIN transceiver compliant with LIN 2.1, LIN 2.0 and SAE J2602, and compatible with
LIN 1.3
•
Advanced independent watchdog (UJA1079A/xx/WD versions)
•
250 mA voltage regulator for supplying a microcontroller; extendable with external
PNP transistor for increased current capability and dissipation distribution
•
Serial Peripheral Interface (SPI) (full duplex)
•
2 local wake-up input ports
•
Limp home output port
In addition to the advantages gained from integrating these common ECU functions in a
single package, the core SBC offers an intelligent combination of system-specific
functions such as:
•
Advanced low-power concept
•
Safe and controlled system start-up behavior
•
Detailed status reporting on system and sub-system levels
The UJA1079A is designed to be used in combination with a microcontroller. The SBC
ensures that the microcontroller always starts up in a controlled manner.
NXP Semiconductors
UJA1079A
LIN core system basis chip
2. Features and benefits
2.1 General
Contains LIN ECU functions:
LIN transceiver
Scalable 3.3 V or 5 V voltage regulator delivering up to 250 mA for a
microcontroller and peripheral circuitry; an external PNP transistor can be
connected for better heat distribution over the PCB
Watchdog with Window and Timeout modes and on-chip oscillator
Serial Peripheral Interface (SPI) for communicating with the microcontroller
ECU power management system
Designed for automotive applications:
Enhanced ElectroMagnetic Compatibility (EMC) performance
±8
kV ElectroStatic Discharge (ESD) protection Human Body Model (HBM) on the
LIN bus pin and the wake-up pins
±6
kV ElectroStatic Discharge protection IEC 61000-4-2 on the LIN bus pin and the
wake-up pins
±58
V short-circuit proof LIN bus pin
Battery and LIN bus pins are protected against transients in accordance with
ISO 7637-3
Small 6.1 mm
×
11 mm HTSSOP32 package with low thermal resistance
Pb-free; Restriction of Hazardous Substances Directive (RoHS) and dark green
compliant
2.2 LIN transceiver
LIN 2.1 compliant LIN transceiver
Compliant with SAE J2602
Downward compatible with LIN 2.0 and LIN 1.3
Low slope mode for optimized EMC performance
Integrated LIN termination diode at pin DLIN
2.3 Power management
Wake-up via LIN or local wake-up pins with wake-up source detection
2 wake-up pins:
WAKE1 and WAKE2 inputs can be switched off to reduce current flow
Output signal (WBIAS) to bias the wake-up pins, selectable sampling time of 16 ms
or 64 ms
Standby mode with very low standby current and full wake-up capability; V1 active to
maintain supply to the microcontroller
Sleep mode with very low sleep current and full wake-up capability
2.4 Control and diagnostic features
Safe and predictable behavior under all conditions
Programmable watchdog with independent clock source
UJA1079A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
Product data sheet
Rev. 2 — 31 January 2011
2 of 46
NXP Semiconductors
UJA1079A
LIN core system basis chip
Window, Timeout (with optional cyclic wake-up) and Off modes supported (with
automatic re-enable in the event of an interrupt)
16-bit Serial Peripheral Interface (SPI) for configuration, control and diagnosis
Global enable output for controlling safety-critical hardware
Limp home output (LIMP) for activating application-specific ‘limp home’ hardware in
the event of a serious system malfunction
Overtemperature shutdown
Interrupt output pin; interrupts can be individually configured to signal V1 undervoltage,
LIN/local wake-up and cyclic and power-on interrupt events
Bidirectional reset pin with variable power-on reset length to support a variety of
microcontrollers
Software-initiated system reset
2.5 Voltage regulator V1
Scalable voltage regulator for the microcontroller, its peripherals and additional
external transceivers
±2
% accuracy
3.3 V and 5 V versions available
Delivers up to 250 mA and can be combined with an external PNP transistor for better
heat distribution over the PCB
Selectable current threshold at which the external PNP transistor starts to deliver
current
Undervoltage warning at 90 % of nominal output voltage and undervoltage reset at
90 % or 70 % of nominal output voltage
Can operate at V
BAT
voltages down to 4.5 V (e.g. during cranking), in accordance with
ISO 7637 pulse 4/4b and ISO16750-2
Stable output under all conditions
3. Ordering information
Table 1.
Ordering information
Package
Name
UJA1079ATW/5V0/WD
UJA1079ATW/3V3/WD
UJA1079ATW/5V0
UJA1079ATW/3V3
[1]
UJA1079ATW/5V0xx versions contain a 5 V regulator (V1); UJA1079ATW/3V3xx versions contain a 3.3 V regulator (V1); WD versions
contain a watchdog.
Type number
[1]
Description
plastic thermal enhanced thin shrink small outline package;
32 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die
pad
Version
SOT549-1
HTSSOP32
UJA1079A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
Product data sheet
Rev. 2 — 31 January 2011
3 of 46
NXP Semiconductors
UJA1079A
LIN core system basis chip
4. Block diagram
UJA1079A
BAT
V1
V1
GND
V1
UV
EXT. PNP
CTRL
VEXCTRL
VEXCC
WBIAS
SCK
SDI
SDO
SCSN
WAKE1
WAKE2
WDOFF
EN
DLIN
LIN
TXDL
RXDL
LIN
BAT
BAT
WAKE
SYSTEM
CONTROLLER
INTN
RSTN
OSC
TEMP
LIMP
015aaa194
Fig 1.
Block diagram
UJA1079A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
Product data sheet
Rev. 2 — 31 January 2011
4 of 46
NXP Semiconductors
UJA1079A
LIN core system basis chip
5. Pinning information
5.1 Pinning
i.c.
i.c.
TXDL
V1
RXDL
RSTN
INTN
EN
SDI
1
2
3
4
5
6
7
8
9
32 BAT
31 VEXCTRL
30 TEST2
29 VEXCC
28 WBIAS
27 i.c.
26 DLIN
25 LIN
24 i.c.
23 GND
22 i.c.
21 i.c.
20 i.c.
19 WAKE2
18 WAKE1
17 LIMP
015aaa195
UJA1079A
SDO 10
SCK 11
SCSN 12
i.c. 13
i.c. 14
TEST1 15
WDOFF
16
Fig 2.
Pin configuration
5.2 Pin description
Table 2.
Symbol
i.c.
i.c.
TXDL
V1
RXDL
RSTN
INTN
EN
SDI
SDO
SCK
SCSN
i.c.
i.c.
TEST1
WDOFF
LIMP
UJA1079A
Pin description
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
Description
internally connected; should be left floating
internally connected; should be left floating
LIN transmit data input
voltage regulator output for the microcontroller (5 V or 3.3 V depending on
SBC version)
LIN receive data output
reset input/output to and from the microcontroller
interrupt output to the microcontroller
enable output
SPI data input
SPI data output
SPI clock input
SPI chip select input
internally connected; should be left floating
internally connected; should be left floating
test pin; pin should be connected to ground
WDOFF pin for deactivating the watchdog
limp home output
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
Product data sheet
Rev. 2 — 31 January 2011
5 of 46