EEWORLDEEWORLDEEWORLD

Part Number

Search

3D3324-500

Description
MONOLITHIC QUADRUPLE FIXED DELAY LINE
Categorylogic    logic   
File Size134KB,4 Pages
ManufacturerData Delay Devices
Download Datasheet Parametric View All

3D3324-500 Overview

MONOLITHIC QUADRUPLE FIXED DELAY LINE

3D3324-500 Parametric

Parameter NameAttribute value
MakerData Delay Devices
package instruction,
Reach Compliance Codecompliant
Base Number Matches1
3D3324
MONOLITHIC QUADRUPLE
FIXED DELAY LINE
(SERIES 3D3324)
FEATURES
All-silicon, low-power CMOS technology
Vapor phase, IR and wave solderable
Auto-insertable (DIP pkg.)
Low ground bounce noise
Leading- and trailing-edge accuracy
Delay range:
10 through 6000ns
Delay tolerance:
2% or 1.0ns
Temperature stability:
±3%
typ (-40C to 85C)
Vdd stability:
±1%
typical (3.0V to 3.6V)
Minimum input pulse width:
20% of total delay
14-pin Gull-Wing available as drop-in
replacement for hybrid delay lines
I1
N/C
I2
I3
I4
N/C
GND
1
2
3
4
5
6
7
PACKAGES
14
13
12
11
10
9
8
VDD
N/C
O1
N/C
O2
O3
O4
I1
N/C
I2
I3
I4
N/C
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
VDD
N/C
O1
N/C
O2
O3
O4
3D3324-xx
DIP
3D3324G-xx Gull-Wing
3D3324D-xx
SOIC
(150 Mil)
For mechanical dimensions, click
here
.
For package marking details, click
here
.
FUNCTIONAL DESCRIPTION
The 3D3324 Quadruple Delay Line product family consists of fixed-
delay CMOS integrated circuits. Each package contains four matched,
independent delay lines. Delay values can range from 10ns through
6000ns. The input is reproduced at the output without inversion,
shifted in time as per the user-specified dash number. The 3D3324 is
CMOS-compatible and features both rising- and falling-edge accuracy.
The all-CMOS 3D3324 integrated circuit has been designed as a
reliable, economic alternative to hybrid fixed delay lines. It is offered in
a standard 14-pin auto-insertable DIP and a space saving surface
mount 14-pin SOIC.
PIN DESCRIPTIONS
I1
I2
I3
I4
O1
O2
O3
O4
VDD
GND
N/C
Delay Line 1 Input
Delay Line 2 Input
Delay Line 3 Input
Delay Line 4 Input
Delay Line 1 Output
Delay Line 2 Output
Delay Line 3 Output
Delay Line 4 Output
+3.3 Volts
Ground
No Connection
TABLE 1: PART NUMBER SPECIFICATIONS
PART NUMBER
DIP-14
DIP-14
SOIC-14
3D3324
3D3324G 3D3324D
-10
-10
-10
-15
-15
-15
-20
-20
-20
-25
-25
-25
-30
-30
-30
-40
-40
-40
-50
-50
-50
-100
-100
-100
-200
-200
-200
-500
-500
-500
-1000
-1000
-1000
-6000
-6000
-6000
DELAY
PER LINE
(ns)
10
±
1.0
15
±
1.0
20
±
1.0
25
±
1.0
30
±
1.0
40
±
1.0
50
±
1.0
100
±
2.0
200
±
4.0
-500
-1000
-6000
Max Operating
Frequency
33.3 MHz
22.2 MHz
16.7 MHz
13.3 MHz
11.1 MHz
8.33 MHz
6.67 MHz
3.33 MHz
1.67 MHz
500
±
10.0
1000
±
20
6000
±120
INPUT RESTRICTIONS
Absolute Max
Min Operating
Oper. Freq.
Pulse Width
100.0 MHz
15.0 ns
100.0 MHz
22.5 ns
100.0 MHz
30.0 ns
83.3 MHz
37.5 ns
71.4 MHz
45.0 ns
62.5 MHz
60.0 ns
50.0 MHz
75.0 ns
25.0 MHz
150.0 ns
12.5 MHz
300.0 ns
0.67 MHz
5.00 MHz
0.33 MHz
2.50 MHz
0.05 MHz
0.42 MHz
Absolute Min
Oper. P.W.
5.0 ns
5.0 ns
5.0 ns
6.0 ns
7.0 ns
8.0 ns
10.0 ns
20.0 ns
40.0 ns
750.0 ns
1500.0 ns
9000.0 ns
NOTES: Any delay between 10 and 6000 ns not shown is also available.
2006
Data Delay Devices
Doc #06018
5/10/2006
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号