EEWORLDEEWORLDEEWORLD

Part Number

Search

SIT9005ACR2H-XXDL

Description
OSC MEMS
CategoryPassive components   
File Size333KB,9 Pages
ManufacturerSiTime
Environmental Compliance
Download Datasheet Parametric View All

SIT9005ACR2H-XXDL Overview

OSC MEMS

SIT9005ACR2H-XXDL Parametric

Parameter NameAttribute value
typeSSXO MEMS
Programmable typeProgrammed by Digi-Key (please enter your desired frequency on the website order form)
Available frequency range1MHz ~ 141MHz
Function-
outputLVCMOS
Voltage - Power2.5 V ~ 3.3 V
frequency stability±20ppm,±25ppm,±50ppm
Frequency stability (overall)-
Operating temperature-20°C ~ 70°C
spread spectrum bandwidth±1.545%, Center Spread
Current - Power (maximum)6.5mA
grade-
Installation typesurface mount
Package/casing4-SMD, no leads
size/dimensions0.126" long x 0.098" wide (3.20mm x 2.50mm)
high0.030"(0.76mm)
SiT9005
1 to 141 MHz EMI Reduction Oscillator
Features
Applications
Spread spectrum for EMI reduction
Wide spread % option
Center spread: from ±0.125% to ±2%, ±0.125% step size
Down spread: -0.25% to -4% with -0.25% step size
Spread profile option: Triangular, Hershey-kiss
Programmable rise/fall time for EMI reduction: 8 options,
0.25 to 40 ns
Any frequency between 1 MHz and 141 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based XO’s
Excellent total frequency stability as low as ±20 ppm
Operating temperature from -40°C to 85°C.
Low power consumption of 4.0 mA typical at 1.8V
Pin1 modes: Standby, output enable, or spread disable
Fast startup time of 5 ms
LVCMOS output
Industry-standard packages
QFN: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5 mm
2
Contact
SiTime
for SOT23-5 (2.9 x 2.8 mm
2
)
RoHS and REACH compliant, Pb-free, Halogen-free
and Antimony-free
Surveillance camera
IP camera
Industrial motors
Flat panels
Multi function printers
PCI express
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated.
Typical values are at 25°C and 3.3V supply voltage.
Parameters
Output Frequency Range
Symbol
Min.
Typ.
Max.
Unit
Condition
Frequency Range
f
1
141
MHz
Frequency Stability and Aging
Frequency Stability
F_stab
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
OE Disable Current
Idd
I_OD
Standby Current
I_std
1.8
2.5
2.8
3.0
3.3
5.6
5.0
5.0
4.6
2.1
0.4
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
6.5
5.5
6.5
5.2
4.3
1.5
ppm
ppm
ppm
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
µA
µA
No load condition, f = 40 MHz, Vdd = 2.5V to 3.3V
No load condition, f = 40 MHz, Vdd = 1.8V
f = 40 MHz, Vdd = 2.5V to 3.3V, OE = GND, Output in high-Z
state
f = 40 MHz, Vdd = 1.8V, OE = GND, Output in high-Z state
ST
= GND, Vdd = 2.5V to 3.3V, Output is weakly pulled down
ST
= GND, Vdd = 1.8V, Output is weakly pulled down
Inclusive of initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage. Spread = Off.
Operating Temperature Range
Extended Commercial
Industrial
Supply Voltage and Current Consumption
Rev 1.0
September 25, 2017
www.sitime.com
Optimizing DSP Power Budget by Adjusting Voltage Regulators
System-level power conservation and power budget optimization are key to many applications. For example, data center operators strive to control energy consumption, portable device designers seek to r...
Jacktang DSP and ARM Processors
Rapoo Multi-mode Bluetooth Mouse M600 Disassembly
Because the feel of the Xiaomi Bluetooth mouse is too bad, especially the scroll wheel button, which makes my fingers easily tired, I recently replaced it with the Rapoo Multi-mode Bluetooth Mouse M60...
dcexpert Making friends through disassembly
[Sipeed LicheeRV 86 Panel Review] 11- Audio Recording and Playback Test
1 ALSA audio tools under Linux ALSA (Advanced Linux Sound Architecture) is the mainstream audio structure on Linux https://www.alsa-project.org/wiki/Main_PageCommonly used ALSA tools include:arecord: ...
DDZZ669 Domestic Chip Exchange
Reduce the allegro brd layout file version from 17.2 to 16.6
[i=s] This post was last edited by yepeda on 2019-5-5 17:26 [/i] [color=#000][backcolor=rgb(252, 252, 252)][font="]Due to the strict restrictions on cadence versions, once upgraded to a higher version...
yepeda PCB Design
UWB Market Outlook
In his latest report, "Ultra Wideband Market Analysis 2021", Giorgio Zanella, a market analyst at Techno Systems Research, said that the current UWB (ultra wideband) market we often discuss consists o...
兰博 RF/Wirelessly
FPGA Design Rules
...
至芯科技FPGA大牛 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号