EEWORLDEEWORLDEEWORLD

Part Number

Search

570BCC000159DG

Description
ANY, I2C PROGRAMMABLE XO
CategoryPassive components   
File Size562KB,36 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

570BCC000159DG Online Shopping

Suppliers Part Number Price MOQ In stock  
570BCC000159DG - - View Buy Now

570BCC000159DG Overview

ANY, I2C PROGRAMMABLE XO

570BCC000159DG Parametric

Parameter NameAttribute value
typeXO (Standard)
FunctionEnable/Disable (Reprogrammable)
outputLVDS
Voltage - Power2.97 V ~ 3.63 V
frequency stability±7ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)108mA
grade-
Installation typesurface mount
Package/casing8-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Si 5 7 0 / S i 5 7 1
10 MH
Z
Features
TO
1.4 G H
Z
I
2
C P
ROGRAMMABLE
XO/VCXO
Any programmable output
frequencies from 10 to 945 MHz and
select frequencies to 1.4 GHz
I
2
C serial interface
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available LVPECL, CMOS,
LVDS, and CML outputs
Industry-standard 5x7 mm
package
Pb-free/RoHS-compliant
1.8, 2.5, or 3.3 V supply
Si5602
Applications
Ordering Information:
SONET/SDH
xDSL
10 GbE LAN/WAN
ATE
High performance
instrumentation
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 31.
Pin Assignments:
See page 30.
(Top View)
SDA
7
NC
1
6
V
DD
Description
The Si570 XO/Si571 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to provide a low-jitter clock at any frequency. The Si570/Si571 are user-
programmable to any output frequency from 10 to 945 MHz and select frequencies
to 1400 MHz with <1 ppb resolution. The device is programmed via an I
2
C serial
interface. Unlike traditional XO/VCXOs where a different crystal is required for
each output frequency, the Si57x uses one fixed-frequency crystal and a DSPLL
clock synthesis IC to provide any-frequency operation. This IC-based approach
allows the crystal resonator to provide exceptional frequency stability and
reliability. In addition, DSPLL clock synthesis provides superior supply noise
rejection, simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems.
OE
2
5
CLK–
GND
3
8
SCL
4
CLK+
Functional Block Diagram
V
DD
CLK-
CLK+
Si570
SDA
7
OE
Fixed
Frequency
XO
10-1400 MHz
DSPLL Clock
Synthesis
V
C
1
6
V
DD
SDA
SCL
OE
2
5
CLK–
Si571 only
ADC
GND
3
8
SCL
4
CLK+
GND
V
C
Si571
Si570/Si571
Rev. 1.6 6/18
Copyright © 2018 by Silicon Laboratories
Is it necessary to pull up the data line and pull down the clock line in SWD mode for the burning port?
I built a F103ZET6 board myself. It only has a download port in SWD mode, but no pull-up or pull-down. The chip can be identified using the CMSIS-DAP downloader, but the program cannot be downloaded. ...
trx007 stm32/stm8
MSP430 drives MCP4017 digital potentiometer driver debugging record
Learning msp430 and contacting mcp4017 digital potentiometer, msp430 related information is a bit scarce, attached is my debugging code for your reference and correction Note: The MCP4017 driver was d...
火辣西米秀 Microcontroller MCU
[RVB2601-demo analysis and kernel analysis] YOC architecture + three-color indicator light
[i=s]This post was last edited by sljzyjj on 2022-7-3 20:07[/i]The RVB2601 development board is developed using CDK software and is compatible with the YOC operating system. It is not bare-metal progr...
sljzyjj XuanTie RISC-V Activity Zone
dsp2812 ADC application experience
[size=5]The ADC of 2812 has been completed, and the sequential sampling of 16-channel industrial frequency signals has been realized, with a basic accuracy of 0.5%. The summary is as follows: [/size] ...
Jacktang DSP and ARM Processors
The questions for this national competition were released at 7:30 this morning. What do you think?
The topic of the 2019 National College Student Electronic Technology Competition was released at 7:30 this morning on August 7. Netizens who don’t know the title can look here: Reference topics for th...
okhxyyo Electronics Design Contest
[Ateli Development Board AT32F421 Review] -TEST03 ADC Test
[i=s]This post was last edited by Gen_X on 2021-4-30 21:04[/i]Condition: Arteli development board AT32F421 MCU clock 120Mz, ADC clock 10Mz (maximum 28MHz, with plenty of margin). Input: ADC1 first cha...
Gen_X Domestic Chip Exchange

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号