EEWORLDEEWORLDEEWORLD

Part Number

Search

71V30L35TF

Description
SRAM 1Kx8 ASYNCHRONOUS 3.3V DUAL-PORT RAM
Categorystorage    storage   
File Size125KB,16 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

71V30L35TF Online Shopping

Suppliers Part Number Price MOQ In stock  
71V30L35TF - - View Buy Now

71V30L35TF Overview

SRAM 1Kx8 ASYNCHRONOUS 3.3V DUAL-PORT RAM

71V30L35TF Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeTQFP
Contacts64
Manufacturer packaging codePP64
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time35 ns
I/O typeCOMMON
JESD-30 codeS-PQFP-G64
JESD-609 codee0
memory density8192 bit
Memory IC TypeMULTI-PORT SRAM
memory width8
Humidity sensitivity level3
Number of ports2
Number of terminals64
word count1024 words
character code1000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1KX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Encapsulate equivalent codeQFP64,.47SQ,20
Package shapeSQUARE
Package formFLATPACK
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Certification statusNot Qualified
Maximum standby current0.003 A
Minimum standby current3 V
Maximum slew rate0.115 mA
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
HIGH-SPEED 3.3V
1K X 8 DUAL-PORT
STATIC RAM
Features
IDT71V30S/L
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
High-speed access
– Commercial: 25/35/55ns (max.)
– Industrial 35ns (max.)
Low-power operation
– IDT71V30S
Active: 375mW (typ.)
Standby: 5mW (typ.)
– IDT71V30L
Active: 375mW (typ.)
Standby: 1mW (typ.)
On-chip port arbitration logic
Interrupt flags for port-to-port communication
Fully asynchronous operation from either port
Battery backup operation, 2V data retention (L Only)
TTL-compatible, single 3.3V ±0.3V power supply
Industrial temperature range (-40
O
C to +85
O
C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
OE
L
CE
L
R/
W
L
OE
R
CE
R
R/
W
R
I/O
0L
- I/O
7L
I/O
Control
BUSY
L
(1)
I/O
0R
-I/O
7R
I/O
Control
BUSY
R
(1)
A
9L
A
0L
Address
Decoder
10
MEMORY
ARRAY
10
Address
Decoder
A
9R
A
0R
CE
L
OE
L
R/W
L
ARBITRATION
and
INTERRUPT
LOGIC
CE
R
OE
R
R/W
R
INT
L
(2)
INT
R
3741 drw 01
(2)
NOTES:
1. IDT71V30:
BUSY
outputs are non-tristatable push-pulls.
2.
INT
outputs are non-tristable push-pull output structure.
DECEMBER 2017
1
©2017 Integrated Device Technology, Inc.
DSC 3741/13

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号