EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8320Z18GT-250

Description
36Mb Pipelined and Flow Through Synchronous NBT SRAM
File Size440KB,24 Pages
ManufacturerETC
Download Datasheet View All

GS8320Z18GT-250 Overview

36Mb Pipelined and Flow Through Synchronous NBT SRAM

Preliminary
GS8320Z18/36T-250/225/200/166/150/133
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
36Mb Pipelined and Flow Through
Synchronous NBT SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8320Z18/36T may be configured by the user to operate
in Pipeline or Flow Through mode. Operating as a pipelined
synchronous device, meaning that in addition to the rising edge
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8320Z18/36T is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 100-pin TQFP package.
Functional Description
The GS8320Z18/36T is a 36Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
350
6.5
6.5
205
235
265
320
7.0
7.0
195
225
245
295
7.5
7.5
185
210
220 210 185 mA
260 240 215 mA
8.0 8.5 8.5 ns
8.0 8.5 8.5 ns
175 165 155 mA
200 190 175 mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 10/2004
1/24
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
BAT chip industry procurement recruitment
Job Description:1. Mainly responsible for the procurement and execution of electronic components and materials (delivery, settlement, supplier management, etc.);2. Responsible for order placement, fol...
vikima Recruitment
A look at hybrid electric vehicles from the perspective of driving methods and related main technologies
(Figure 1: Actual test of the DBC adaptation of the Accord Hybrid car by the Speedmaster) We have come into contact with many hybrid models such as Corolla, Camry, Accord, etc. The vehicle control str...
suruide Automotive Electronics
Power module viewing operation
[Ask if you don't understand] AD2018 version, I see this module in the schematic diagram, which is an integrated circuit diagram that cannot be modified. How can I click from this module to see the in...
shaorc PCB Design
NUCLEO-G431RB review -> ADC basic configuration (without oversampling)
[i=s]This post was last edited by elike on 2019-10-4 22:19[/i]NUCLEO-G431RB Review Basic ADC configuration (no oversampling) Document Description Basic content: There are 5 ADCs inside the chip , each...
elike stm32/stm8
EEWORLD University Hall----Challenges and solutions for ultrasonic water and gas meter design
Ultrasonic water and gas meter design challenges and solutions : https://training.eeworld.com.cn/course/5573...
hi5 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号