EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDB22M18A-250M3L

Description
SRAM 36Mb 2Mx18 250Mhz QUAD Sync SRAM
Categorystorage   
File Size653KB,29 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

IS61QDB22M18A-250M3L Online Shopping

Suppliers Part Number Price MOQ In stock  
IS61QDB22M18A-250M3L - - View Buy Now

IS61QDB22M18A-250M3L Overview

SRAM 36Mb 2Mx18 250Mhz QUAD Sync SRAM

IS61QDB22M18A-250M3L Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerISSI(Integrated Silicon Solution Inc.)
Product CategorySRAM
RoHSDetails
Memory Size36 Mbit
Organization2 M x 18
Maximum Clock Frequency250 MHz
Interface TypeParallel
Supply Voltage - Max1.9 V
Supply Voltage - Min1.7 V
Supply Current - Max1150 mA
Minimum Operating Temperature0 C
Maximum Operating Temperature+ 70 C
Mounting StyleSMD/SMT
Package / CaseFBGA-165
PackagingTray
Memory TypeDDR-II
TypeQuad
Moisture SensitiveYes
Factory Pack Quantity105
IS61QDB22M18A
IS61QDB21M36A
2Mx18, 1Mx36
36Mb QUAD (Burst 2) Synchronous SRAM
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two output clocks (C and C#) for data output control.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
JANUARY 2015
DESCRIPTION
The Mb
and
are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have separate I/Os,
eliminating the need for high-speed bus turnaround. The
rising edge of K clock initiates the read/write operation, and
all internal operations are self-timed. Refer to the
for a description of the
basic operations of these
SRAMs.
The input address bus operates at double data rate. The
following are registered internally on the rising edge of the K
clock:
Read address
Read enable
Write enable
Byte writes
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the C# clock (starting 1.5 cycles later after read
command). The data-outs from the second bursts are
updated with the third rising edge of the C clock. The K and
K# clocks are used to time the data-outs whenever the C and
C# clocks are tied high.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
10/02/2014
1

IS61QDB22M18A-250M3L Related Products

IS61QDB22M18A-250M3L IS61QDB21M36A-250M3L IS61QDB22M18A-250M3LI IS61QDB22M18A
Description SRAM 36Mb 2Mx18 250Mhz QUAD Sync SRAM SRAM 36Mb 1Mx36 250Mhz QUAD Sync SRAM SRAM 36Mb 2Mx18 250Mhz QUAD Sync SRAM SRAM
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value
Manufacturer ISSI(Integrated Silicon Solution Inc.) ISSI(Integrated Silicon Solution Inc.) ISSI(Integrated Silicon Solution Inc.) ISSI(Integrated Silicon Solution Inc.)
Product Category SRAM SRAM SRAM SRAM
RoHS Details Details Details -
Memory Size 36 Mbit 36 Mbit 36 Mbit -
Organization 2 M x 18 1 M x 36 2 M x 18 -
Maximum Clock Frequency 250 MHz 250 MHz 250 MHz -
Interface Type Parallel Parallel Parallel -
Supply Voltage - Max 1.9 V 1.9 V 1.9 V -
Supply Voltage - Min 1.7 V 1.7 V 1.7 V -
Supply Current - Max 1150 mA 1200 mA 1150 mA -
Minimum Operating Temperature 0 C 0 C - 40 C -
Maximum Operating Temperature + 70 C + 70 C + 85 C -
Mounting Style SMD/SMT SMD/SMT SMD/SMT -
Package / Case FBGA-165 FBGA-165 FBGA-165 -
Packaging Tray Tray Tray -
Memory Type DDR-II Quad Quad -
Moisture Sensitive Yes Yes Yes -
Factory Pack Quantity 105 105 105 -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号