EEWORLDEEWORLDEEWORLD

Part Number

Search

5V19EE403NLGI

Description
Clock Generators & Support Products EEPROM PROGRAMMABLE PLL AND VCXO
Categorysemiconductor    Analog mixed-signal IC   
File Size264KB,29 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

5V19EE403NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
5V19EE403NLGI - - View Buy Now

5V19EE403NLGI Overview

Clock Generators & Support Products EEPROM PROGRAMMABLE PLL AND VCXO

5V19EE403NLGI Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology, Inc.)
Product CategoryClock Generators & Support Products
RoHSDetails
TypeProgrammable Clock Generators
Maximum Input Frequency400 MHz
Max Output Freq200 MHz
Number of Outputs4 Output
Duty Cycle - Max60 %
Operating Supply Voltage3.3 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseVFQFPN-24
PackagingTube
Height0.9 mm
Length4 mm
Output TypeLVCMOS, LVTTL
Width4 mm
Jitter200 ps
NumOfPackaging1
Factory Pack Quantity75
DATASHEET
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
Description
The IDT5V19EE403 is a programmable clock generator
intended for high performance data-communications,
telecommunications, consumer, and networking
applications. There are four internal PLLs, each individually
programmable, allowing for four unique non-integer-related
frequencies. The frequencies are generated from a single
reference clock. The reference clock can come from one of
the two redundant clock inputs. Automatic or manual
switchover function allows any one of the redundant clocks
to be selected during normal operation.
The IDT5V19EE403 is in-system, programmable and can
be programmed through the use of I
2
C interface. An
internal EEPROM allows the user to save and restore the
configuration of the device without having to reprogram it on
power-up.
Each of the four PLLs has an 7-bit reference divider and a
12-bit feedback divider. This allows the user to generate
four unique non-integer-related frequencies. The PLL loop
bandwidth is programmable to allow the user to tailor the
PLL response to the application. For instance, the user can
tune the PLL parameters to minimize jitter generation or to
maximize jitter attenuation. Spread spectrum generation
and/or fractional divides are allowed on two of the PLLs.
There are a total of four 8-bit output dividers. The outputs
are connected to the PLLs via a switch matrix. The switch
matrix allows the user to route the PLL outputs to any
output bank. This feature can be used to simplify and
optimize the board layout. In addition, each output's slew
rate and enable/disable function is programmable.
IDT5V19EE403
Features
Four internal PLLs
Internal non-volatile EEPROM
Fast (400kHz) mode I
2
C serial interface
Input frequency range: 1 MHz to 200 MHz
Output frequency range: 4.9 kHz to 200 MHz
Reference crystal input with programmable linear load
capacitance
– Crystal frequency range: 8 MHz to 50 MHz
Integrated VCXO
Each PLL has a 7-bit reference divider and a 12-bit
feedback-divider
8-bit output-divider blocks
Fractional division capability on one PLL
Two of the PLLs support spread spectrum generation
capability
I/O Standards:
– Outputs - 3.3 V LVTTL/ LVCMOS
– Inputs - 3.3 V LVTTL/ LVCMOS
Programmable slew rate control
Programmable loop bandwidth
Programmable output inversion to reduce bimodal jitter
Redundant clock inputs with auto and manual switchover
options
Individual output enable/disable
Power-down mode
3.3V core V
DD
Available in VFQFPN package
-40 to +85°C Industrial Temp operation
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
1
IDT5V19EE403
REV M 092412
How to deal with the prompt "Transient time point calculation did not converge" during Multisim simulation
How to deal with the error "Transient time point calculation did not converge" when simulating with Multisim under high-frequency signals? Thank you!...
小朋友给我冲 Analog electronics
What are the configurations of the computer that ranks fourth in the world?
On August 5, blogger @电丸科技AK released a new video recording his experience of being invited to help Wang Sicong, the son of China's former richest man Wang Jianlin, assemble a computer. According to t...
eric_wang Talking
Hahaha
I was quarantined at home due to the epidemic. I left my computer at the company and asked the company to help me deliver the computer. As a result, I found the computer on the ground when I walked ou...
hery Talking
The development board is connected to the Internet via a shared network
Set the connected network WLAN6 Set the Ethernet shared to the development boardSet the development board to automatically obtain the IP: # udhcpc -i eth0 Check whether you are connected to the Intern...
明远智睿Lan Industrial Control Electronics
Thonny Python Editor upgraded to 4.0.0 Beta1
Changes since 3.3.13Upgraded bundled Python to 3.10 Mac bundle now comes with unversal2 build of Python Dropping support for Python 3.5, 3.6, and 3.7 The main Windows package is now 64-bit. 32-bit bun...
dcexpert MicroPython Open Source section
control
What is Model Predictive Control?...
忠自兵 Switching Power Supply Study Group

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号