EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R0422903VXX

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R0422903VXX Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208

5962R0422903VXX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionQFF,
Contacts208
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F208
length27.991 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height3.302 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
total dose100k Rad(Si) V
width27.991 mm
Base Number Matches1
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
September 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25µm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
LTE Cat 1 STM32 4G EC200S
LTE Cat 1-the new favorite in the era of the Internet of ThingsAs NB-IoT reaches 50 million shipments this year and is expected to reach 100 million next year, it has risen rapidly. A medium-speed (in...
gandong stm32/stm8
Single-ended to balanced conversion, the actual situation is so different from the simulation, why?
I use LM7171 to make a single-ended to balanced circuit, as follows: The actual results are as follows: [attach ]539699[/attach] There are some puzzling points: 1. The positive and negative voltages b...
cncqzxj Analog electronics
[NXP Rapid IoT Review] + Preliminary Study on Power Consumption of Some Devices
[i=s]This post was last edited by anananjjj on 2019-1-7 23:22[/i] I plan to study application methods this weekend. Today, I took advantage of some time to test the power consumption of some devices. ...
anananjjj RF/Wirelessly
Embedded Linux Learning Route Planning
ARM+LINUX route, focusing on embedded Linux operating system and its application software development goals: (1) Master the structure and principle of mainstream embedded microprocessors (preliminaril...
Nuli-IT Linux and Android
Today is the summer solstice. I heard that those who went out at noon had no shadow.
My current situation should be: "Sunrise in the east, rain in the west" White clouds, clear sky, but it is raining, sunny and rainy " The Chinese Astronomical Calendar shows that the Summer Solstice, ...
nmg Talking
Panta STM32H750 Part 6 (Using timer synchronization to generate a specified number of PWM pulses)
In the previous post, the two output-specified PWM pulse number schemes proposed by the original poster have two disadvantages. The first is that either the output pulse number is limited, with a maxi...
RCSN stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号