DATA SHEET
MOS INTEGRATED CIRCUIT
MC-4564EC726
64 M-WORD BY 72-BIT SYNCHRONOUS DYNAMIC RAM MODULE
REGISTERED TYPE
Description
The MC-4564EC726 is a 67,108,864 words by 72 bits synchronous dynamic RAM module on which 36 pieces of
128 M SDRAM:
µ
PD45128441 are assembled.
These modules provide high density and large quantities of memory in a small space without utilizing the surface-
mounting technology on the printed circuit board.
Decoupling capacitors are mounted on power supply line for noise reduction.
Features
•
67,108,864 words by 72 bits organization (ECC type)
•
Clock frequency and access time from CLK
Part number
/CAS latency
Clock frequency
(MAX.)
MC-4564EC726EFB-A80
CL = 3
CL = 2
MC-4564EC726EFB-A10
CL = 3
CL = 2
125 MHz
100 MHz
100 MHz
77 MHz
125 MHz
100 MHz
100 MHz
77 MHz
Access time from CLK
(MAX.)
6 ns
6 ns
6 ns
7 ns
6 ns
6 ns
6 ns
7 ns
PC100 Registered DIMM
Rev. 1.2 Compliant
Module type
5
MC-4564EC726PFB-A80
CL = 3
CL = 2
5
MC-4564EC726PFB-A10
CL = 3
CL = 2
•
Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
•
Pulsed interface
•
Possible to assert random column address in every cycle
•
Quad internal banks controlled by BA0 and BA1 (Bank Select)
•
Programmable burst-length (1, 2, 4, 8 and Full Page)
•
Programmable wrap sequence (Sequential / Interleave)
•
Programmable /CAS latency (2, 3)
•
Automatic precharge and controlled precharge
•
CBR (Auto) refresh and self refresh
•
All DQs have 10
Ω ±
10 % of series resistor
•
Single 3.3 V
±
0.3 V power supply
•
LVTTL compatible
•
4,096 refresh cycles / 64 ms
•
Burst termination by Burst Stop command and Precharge command
•
168-pin dual in-line memory module (Pin pitch = 1.27 mm)
•
Registered type
•
Serial PD
•
Stacked monolithic technology
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all devices/types available in every country. Please check with local NEC representative for
availability and additional information.
Document No. M14460EJ2V0DS00 (2nd edition)
Date Published February 2000 NS CP(K)
Printed in Japan
The mark
5
shows major revised points.
©
1999
MC-4564EC726
Block Diagram
A1
10 kΩ
(2/2)
R1A1: D0-D4, D9-D12, D18-D22, D27-D30
R2A1: D5-D8, D13-D17, D23-D26, D31-D35
R1A3: D0-D4, D9-D12, D18-D22, D27-D30
R2A3: D5-D8, D13-D17, D23-D26, D31-D35
R1A5: D0-D4, D9-D12, D18-D22, D27-D30
R2A5: D5-D8, D13-D17, D23-D26, D31-D35
R1A7: D0-D4, D9-D12, D18-D22, D27-D30
R2A7: D5-D8, D13-D17, D23-D26, D31-D35
R1A9: D0-D4, D9-D12, D18-D22, D27-D30
R2A9: D5-D8, D13-D17, D23-D26, D31-D35
R1RAS: D0-D4, D9-D12, D18-D22, D27-D30
R2RAS: D5-D8, D13-D17, D23-D26, D31-D35
R1CAS: D0-D4, D9-D12, D18-D22, D27-D30
R2CAS: D5-D8, D13-D17, D23-D26, D31-D35
R1BA0: D0-D4, D9-D12, D18-D22, D27-D30
RCS1
RDQMB4
RDQMB5
A3
A5
A7
A9
/RAS
/CAS
BA0
/CS1
DQMB4
DQMB5
/LE
REGE
Register 1
A0
A2
A4
A6
A8
A10
/WE
BA0
/CS0
DQMB0
DQMB1
/LE
Register 2
R1A0: D0-D4, D9-D12, D18-D22, D27-D30
R2A0: D5-D8, D13-D17, D23-D26, D31-D35
R1A2: D0-D4, D9-D12, D18-D22, D27-D30
R2A2: D5-D8, D13-D17, D23-D26, D31-D35
R1A4: D0-D4, D9-D12, D18-D22, D27-D30
R2A4: D5-D8, D13-D17, D23-D26, D31-D35
R1A6: D0-D4, D9-D12, D18-D22, D27-D30
R2A6: D5-D8, D13-D17, D23-D26, D31-D35
R1A8: D0-D4, D9-D12, D18-D22, D27-D30
R2A8: D5-D8, D13-D17, D23-D26, D31-D35
R1A10: D0-D4, D9-D12, D18-D22, D27-D30
R2A10: D5-D8, D13-D17, D23-D26, D31-D35
R1WE: D0-D4, D9-D12, D18-D22, D27-D30
R2WE: D5-D8, D13-D17, D23-D26, D31-D35
R2BA0: D5-D8, D13-D17, D23-D26, D31-D35
RCS0
RDQMB4
RDQMB5
A11
R1A11: D0-D4, D9-D12, D18-D22, D27-D30
R2A11: D5-D8, D13-D17, D23-D26, D31-D35
BA1
CKE0
Register 3
/CS2
/CS3
DQMB2
DQMB3
DQMB6
DQMB7
R1BA1: D0-D4, D9-D12, D18-D22, D27-D30
R2BA1: D5-D8, D13-D17, D23-D26, D31-D35
R1CKE0: D0-D2, D9-D10, D18-D20, D27-D28
R2CKE0: D5-D6, D14-D15, D23-D24, D32-D33
R3CKE0: D3-D4, D11-D13, D21-D22, D29-D31
R4CKE0: D7-D8, D16-D17, D23-D24, D34-D35
RCS2
RCS3
RDQMB2
RDQMB3
RDQMB6
RDQMB7
/LE
Remarks 1.
The value of all resistors of DQs is 10
Ω.
2.
D0 – D35:
µ
PD45128441 (8M words
×
4 bits
×
4 banks)
3.
REGE
≤
V
IL
: Buffer mode
REGE
≥
V
IH
: Register mode
4.
Register: HD74ALVC16835
PLL: HD74CDC2510B
Data Sheet M14460EJ2V0DS00
5