EEWORLDEEWORLDEEWORLD

Part Number

Search

EP2AGX65DF25C6N

Description
Multilayer Ceramic Capacitors MLCC - SMD/SMT 10volts 4.7uF 10% X5R
CategoryProgrammable logic devices    Programmable logic   
File Size11MB,380 Pages
ManufacturerAltera (Intel)
Environmental Compliance
Download Datasheet Parametric View All

EP2AGX65DF25C6N Online Shopping

Suppliers Part Number Price MOQ In stock  
EP2AGX65DF25C6N - - View Buy Now

EP2AGX65DF25C6N Overview

Multilayer Ceramic Capacitors MLCC - SMD/SMT 10volts 4.7uF 10% X5R

EP2AGX65DF25C6N Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerAltera (Intel)
Parts packaging codeBGA
package instruction25 X 25 MM, LEAD FREE, MS-034, FBGA-572
Contacts572
Reach Compliance Codenot_compliant
maximum clock frequency500 MHz
JESD-30 codeS-PBGA-B572
JESD-609 codee1
length25 mm
Humidity sensitivity level3
Number of entries252
Number of logical units60214
Output times252
Number of terminals572
Maximum operating temperature85 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeHBGA
Encapsulate equivalent codeBGA572,24X24,40
Package shapeSQUARE
Package formGRID ARRAY, HEAT SINK/SLUG
Peak Reflow Temperature (Celsius)260
power supply0.9,1.2/3.3,1.5,2.5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.2 mm
Maximum supply voltage0.93 V
Minimum supply voltage0.87 V
Nominal supply voltage0.9 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width25 mm
Arria II Device Handbook Volume 1: Device Interfaces and
Integration
Arria II Device Handbook
Volume 1: Device Interfaces and Integration
101 Innovation Drive
San Jose, CA 95134
www.altera.com
AIIGX5V1-4.6
Document last updated for Altera Complete Design Suite version:
Document publication date:
13.1
February
2014
EEWORLD University Hall--Detailed explanation of algorithms Stanford University classic video course
Algorithm detailed explanation Stanford University classic video course : https://training.eeworld.com.cn/course/27336The first volume of the four-part series on algorithm explanation explains the bas...
桂花蒸 Integrated technical exchanges
[Master's Year-end Lecture] Control the last mile: How to prevent performance problems before a major network outage occurs
Keysight Technologies invites technical experts from various fields around the world to communicate online, and there are mysterious gifts for engineers. Interested engineers are welcome to make an ap...
nmg RF/Wirelessly
[Perf-V Review] + Re-understanding of Pengfeng Development Environment
People's growth or learning is often completed in the process of trial and error. My understanding of Pengfeng development environment seems to be verified by it. Due to the dependence on the WINDOW e...
jinglixixi FPGA/CPLD
Dielectric strength test/voltage withstand test and ESD static test
Dielectric strength test/voltage withstand test and ESD electrostatic test1. Dielectric strength test/voltage withstand testBetween live parts and unprotected grounded housing, between live parts and ...
QWE4562009 Discrete Device
A silicon microphone was soldered with flying wires
Directly fly the line, no need to draw the board{:1_138:}...
littleshrimp DIY/Open Source Hardware

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号