EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5330J-A00223-GMR

Description
Clock Buffer Diff In 1.5V output 1:8 ClkBuff 5-350MHz
Categorysemiconductor    Analog mixed-signal IC   
File Size171KB,20 Pages
ManufacturerSilicon Laboratories
Download Datasheet Parametric Compare View All

SI5330J-A00223-GMR Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5330J-A00223-GMR - - View Buy Now

SI5330J-A00223-GMR Overview

Clock Buffer Diff In 1.5V output 1:8 ClkBuff 5-350MHz

SI5330J-A00223-GMR Parametric

Parameter NameAttribute value
Product CategoryClock Buffer
ManufacturerSilicon Laboratories
RoHSDetails
PackagingCut Tape
PackagingReel
Moisture SensitiveYes
Factory Pack Quantity1000
Si5330
1 . 8 / 2 . 5 / 3 . 3 V L
O W
- J
I T T E R
, L
O W
- S
K EW
C
L O C K
B
U F F E R
/ L
E V E L
T
R A N S L A T O R
Features
18
17
15
14
7
8
9
10
11
12
Supports single-ended or
differential input clock signals
Generates four differential
(LVPECL, LVDS, HCSL) or eight
single-ended (CMOS, SSTL,
HSTL) outputs
Provides signal level translation

Differential to single-ended

Single-ended to differential

Differential to differential

Single-ended to single-ended
Wide frequency range

LVPECL, LVDS: 5 to 710 MHz

HCSL: 5 to 250 MHz

SSTL, HSTL: 5 to 350 MHz

CMOS: 5 to 200 MHz
Additive jitter: 150 fs RMS typ
RSVD_GND
CLK0A
CLK0B
VDDO0
20
Small size: 24-lead, 4 x 4 mm
QFN
24
23
22
21
19
OEB
CLK1A
CLK1B
VDDO1
VDDO2
CLK2A
CLK2B
RSVD_GND
13
16
IN1
IN2
IN3
Applications
High Speed Clock Distribution
Ethernet Switch/Router
SONET / SDH
VDD
1
2
3
Output-output skew: 100 ps
Propagation delay: 2.5 ns typ
Single core supply with excellent
PSRR: 1.8, 2.5, or 3.3 V
Output driver supply voltage
independent of core supply: 1.5,
1.8, 2.5, or 3.3 V
Loss of Signal (LOS) indicator
allows system clock monitoring
Output Enable (OEB) pin allows
glitchless control of output clocks
Low power: 10 mA typical core
current
Industrial temperature range:
–40 to +85
°
C
Ordering Information:
See page 14.
Pin Assignments
PCI Express 2.0/3.0
Fibre Channel
MSAN/DSLAM/PON
Telecom Line Cards
RSVD_GND
RSVD_GND
RSVD_GND
GND
GND
CLK3B
Functional Block Diagram
V
DD
V
DDO0
CLK0
Si5330
V
DDO1
CLK1
Single-ended
or
Differential
IN
V
DDO2
CLK2
Single-ended
or
Differential
V
DDO3
LOS
OEB
Control
CLK3
Rev. 1.1 1/13
Copyright © 2013 by Silicon Laboratories
VDDO3
VDD
LOS
CLK3A
4
5
6
Si5330

SI5330J-A00223-GMR Related Products

SI5330J-A00223-GMR SI5330M-A00231-GMR SI5330M-A00233-GMR SI5330B-A00206-GMR SI5330G-A00218-GMR SI5330F-A00215-GMR SI5330C-A00207-GMR
Description Clock Buffer Diff In 1.5V output 1:8 ClkBuff 5-350MHz Clock Buffer Sngl End In 3.3V out 1:4 ClkBuff 5-250MHz Clock Buffer Sngl End In 1.8V out 1:4 ClkBuff 5-250MHz Clock Buffer Diff In 1.8V output 1:4 ClkBuff 5-710MHz Clock Buffer Diff In 2.5V output 1:8 ClkBuff 5-200MHz Clock Buffer Sngl End In 2.5V out 1:8 ClkBuff 5-200MHz Clock Buffer Diff In 3.3V output 1:4 ClkBuff 5-250MHz
Product Category Clock Buffer Clock Buffer Clock Buffer Clock Buffer Clock Buffer Clock Buffer Clock Buffer
Manufacturer Silicon Laboratories Silicon Laboratories Silicon Laboratories Silicon Laboratories Silicon Laboratories Silicon Laboratories Silicon Laboratories
RoHS Details Details Details Details Details Details Details
Moisture Sensitive Yes Yes Yes Yes Yes Yes Yes
Factory Pack Quantity 1000 1000 1000 1000 1000 1000 1000
Packaging Reel Reel Reel Cut Tape Reel Reel Reel

Recommended Resources

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号