EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F2V-15J

Description
SPLD - Simple Programmable Logic Devices 3.3V 2M 150ns
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size714KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric Compare View All

PSD934F2V-15J Online Shopping

Suppliers Part Number Price MOQ In stock  
PSD934F2V-15J - - View Buy Now

PSD934F2V-15J Overview

SPLD - Simple Programmable Logic Devices 3.3V 2M 150ns

PSD934F2V-15J Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSTMicroelectronics
Parts packaging codeLCC
package instructionPLASTIC, LCC-52
Contacts52
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time1.5e-7 ns
JESD-30 codeS-PQCC-J52
JESD-609 codee0
length19.1262 mm
Number of I/O lines27
Number of ports3
Number of terminals52
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC52,.8SQ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Certification statusNot Qualified
ROM size (bits)2359296 Bits
Maximum seat height4.57 mm
Maximum standby current0.0001 A
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
UV erasableN
width19.1262 mm
uPs/uCs/peripheral integrated circuit typePARALLEL IO PORT, GENERAL PURPOSE
PSD834F2V
3.3 V supply Flash PSD for 8-bit MCUs
2 Mbit + 256 Kbit dual Flash memories and 64 Kbit SRAM
NOT FOR NEW DESIGN
FEATURES SUMMARY
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
3.3 V±10% SINGLE SUPPLY VOLTAGE
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
64 KBIT OF SRAM
OVER 3,000 GATES OF PLD: DPLD and CPLD
27 RECONFIGURABLE I/O PORTS
ENHANCED JTAG SERIAL PORT
PROGRAMMABLE POWER MANAGEMENT
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
®
Packages are ECOPACK
Figure 1. Packages
O
s)
t(
uc
d
)
ro
(s
P
ct
te
du
le
o
so
Pr
b
e
O
et
) -
ol
(s
bs
ct
O
u
-
od
s)
r
(
P
ct
te
du
le
o
so
Pr
b
e
O
t
le
so
b
PQFP52 (M)
PLCC52 (J)
January 2009
Rev 3
1/95
This is information on a product still in production but not recommended for new designs.

PSD934F2V-15J Related Products

PSD934F2V-15J PSD834F2V-15M
Description SPLD - Simple Programmable Logic Devices 3.3V 2M 150ns CPLD - Complex Programmable Logic Devices 3.0V 2M 150ns
Is it Rohs certified? incompatible conform to
Maker STMicroelectronics STMicroelectronics
Parts packaging code LCC QFP
package instruction PLASTIC, LCC-52 PLASTIC, QFP-52
Contacts 52 52
Reach Compliance Code not_compliant compliant
ECCN code EAR99 EAR99
Maximum access time 1.5e-7 ns 1.5e-7 ns
JESD-30 code S-PQCC-J52 S-PQFP-G52
JESD-609 code e0 e4
length 19.1262 mm 9.95 mm
Number of I/O lines 27 27
Number of ports 3 4
Number of terminals 52 52
Maximum operating temperature 70 °C 70 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCJ QFP
Encapsulate equivalent code LDCC52,.8SQ QFP52,.52SQ
Package shape SQUARE SQUARE
Package form CHIP CARRIER FLATPACK
Peak Reflow Temperature (Celsius) NOT SPECIFIED 260
power supply 3.3 V 3.3 V
Certification status Not Qualified Not Qualified
ROM size (bits) 2359296 Bits 2359296 Bits
Maximum seat height 4.57 mm 2.35 mm
Maximum standby current 0.0001 A 0.0001 A
Maximum supply voltage 3.6 V 3.6 V
Minimum supply voltage 3 V 3 V
Nominal supply voltage 3.3 V 3.3 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form J BEND GULL WING
Terminal pitch 1.27 mm 0.65 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
UV erasable N N
width 19.1262 mm 9.95 mm
uPs/uCs/peripheral integrated circuit type PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号