EEWORLDEEWORLDEEWORLD

Part Number

Search

AD9862PCB

Description
SPECIALTY TELECOM CIRCUIT, PQFP128
CategoryTopical application    Wireless rf/communication   
File Size393KB,32 Pages
ManufacturerADI
Websitehttps://www.analog.com
Download Datasheet Parametric Compare View All

AD9862PCB Overview

SPECIALTY TELECOM CIRCUIT, PQFP128

AD9862PCB Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals128
Maximum operating temperature70 Cel
Minimum operating temperature-40 Cel
Rated supply voltage3.3 V
Processing package descriptionPlastic, LQFP-128
stateDISCONTINUED
packaging shapeRectangle
Package SizeFLATPACK, LOW PROFILE, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelother
Communication typetelecommunications circuits
a
Mixed-Signal Front-End (MxFE
) Processor
for Broadband Communications
AD9860/AD9862
*
FUNCTIONAL BLOCK DIAGRAM
VIN+A
VIN–A
1x
PGA
ADC
BYPASSABLE LOW-PASS
DECIMATION FILTER
VIN+B
VIN–B
SIGDELT
1x
PGA
ADC
RxB DATA
[0:11]
HILBERT
FILTER
RxA DATA
[0:11]
FEATURES
Mixed-Signal Front-End Processor with Dual Converter
Receive and Dual Converter Transmit Signal Paths
Receive Signal Path Includes:
Two 10-/12-Bit, 64 MSPS Sampling A/D Converters
with Internal or External Independent References,
Input Buffers, Programmable Gain Amplifiers,
Low-Pass Decimation Filters, and a Digital Hilbert Filter
Transmit Signal Path Includes:
Two 12-/14-Bit, 128 MSPS D/A Converters with
Programmable Full-Scale Output Current, Channel
Independent Fine Gain and Offset Control, Digital
Hilbert and Interpolation Filters, and Digitally Tunable
Real or Complex Up-Converters
Delay-Locked Loop Clock Multiplier and Integrated
Timing Generation Circuitry Allow for Single Crystal
or Clock Operation
Programmable Output Clocks, Serial Programmable
Interface, Programmable Sigma-Delta, Three Auxiliary
DAC Outputs and Two Auxiliary ADCs with Dual
Multiplexed Inputs
APPLICATIONS
Broadband Wireless Systems
Fixed Wireless, WLAN, MMDS, LMDS
Broadband Wireline Systems
Cable Modems, VDSL, PowerPlug
Digital Communications
Set-Top Boxes, Data Modems
GENERAL DESCRIPTION
-
LOGIC LOW
AD9860/AD9862
SPI REGISTERS
SPI
INTERFACE
AUX_DAC_A
AUX_DAC_B
AUX_DAC_C
AUX DAC
AUX DAC
AUX DAC
Rx PATH
TIMING
Tx PATH
TIMING
AUX ADC
CLOCK
DISTRIBUTION
BLOCK
DLL
1 ,2 ,4
OSC1
OSC2
AUX_ADC_A1
AUX_ADC_A2
AUX_ADC_B1
AUX ADC
AUX_ADC_B2
CLKOUT1
BYPASSABLE
DIGITAL
QUADRATURE
MIXER
CLKOUT2
BYPASSABLE
DIGITAL
QUADRATURE
MIXER
IOUT+A
IOUT–A
IOUT+B
IOUT–B
PGA
DAC
FS/4
FS/8
PGA
DAC
HILBERT
FILTER
Tx DATA
[0:13]
BYPASSABLE
LOW-PASS
INTERPOLATION
FILTER
NCO
range for both channels. The output data bus can be multi-
plexed to accommodate a variety of interface types.
The AD9860/AD9862 transmit path (Tx) consists of two chan-
nels that contain high performance, 12-/14-bit, 128 MSPS
digital-to-analog converters (DAC), programmable gain amplifiers
(TxPGA), interpolation filters, a Hilbert filter, and digital mixers
for complex or real signal frequency modulation. The Tx latch
and demultiplexer circuitry can process real or I/Q data. Interpo-
lation rates of 2 and 4 are available to ease requirements on
an external reconstruction filter. For single channel systems, the
digital Hilbert filter can be used with an external quadrature
modulator to create an image rejection architecture. The two
12-/14-bit, high performance DACs produce an output signal
that can be scaled over a 20 dB range by the TxPGA.
A programmable delay-locked loop (DLL) clock multiplier and
integrated timing circuits enable the use of a single external
reference clock or an external crystal to generate clocking for all
internal blocks and also provides two external clock outputs.
Additional features include a programmable sigma-delta output,
four auxiliary ADC inputs and three auxiliary DAC outputs.
Device programmability is facilitated by a serial port interface
(SPI) combined with a register bank. The AD9860/AD9862 is
available in a space saving 128-lead LQFP.
The AD9860 and AD9862 (AD9860/AD9862) are versatile
integrated mixed-signal front-ends (MxFE) that are optimized
for broadband communication markets. The AD9860/AD9862
are cost effective, mixed signal solutions for wireless or wireline
standards based or proprietary broadband modem systems where
dynamic performance, power dissipation, cost, and size are all
critical attributes. The AD9860 has 10-bit ADCs and 12-bit DACs;
the AD9862 has 12-bit ADCs and 14-bit DACs.
The AD9860/AD9862 receive path (Rx) consists of two channels
that each include a high performance, 10-/12-bit, 64 MSPS analog-
to-digital converter (ADC), input buffer, Programmable Gain
Amplifier (RxPGA), digital Hilbert filter, and decimation filter. The
Rx can be used to receive real, diversity, or I/Q data at baseband or
low IF. The input buffers provide a constant input impedance for
both channels to ease impedance matching with external com-
ponents (e.g., SAW filter). The RxPGA provides a 20 dB gain
*Protected
by U.S.Patent No. 5,969,657; other patents pending.
MxFE is a trademark of Analog Devices, Inc.
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 2002

AD9862PCB Related Products

AD9862PCB AD9860 AD9860PCB AD9862
Description SPECIALTY TELECOM CIRCUIT, PQFP128 SPECIALTY TELECOM CIRCUIT, PQFP128 SPECIALTY TELECOM CIRCUIT, PQFP128 SPECIALTY TELECOM CIRCUIT, PQFP128
Number of functions 1 1 1 1
Number of terminals 128 128 128 128
Maximum operating temperature 70 Cel 70 Cel 70 Cel 70 Cel
Minimum operating temperature -40 Cel -40 Cel -40 Cel -40 Cel
Rated supply voltage 3.3 V 3.3 V 3.3 V 3.3 V
Processing package description Plastic, LQFP-128 Plastic, LQFP-128 Plastic, LQFP-128 Plastic, LQFP-128
state DISCONTINUED DISCONTINUED DISCONTINUED DISCONTINUED
packaging shape Rectangle Rectangle Rectangle Rectangle
Package Size FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
surface mount Yes Yes Yes Yes
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal spacing 0.5000 mm 0.5000 mm 0.5000 mm 0.5000 mm
terminal coating tin lead tin lead tin lead tin lead
Terminal location Four Four Four Four
Packaging Materials Plastic/Epoxy Plastic/Epoxy Plastic/Epoxy Plastic/Epoxy
Temperature level other other other other
Communication type telecommunications circuits telecommunications circuits telecommunications circuits telecommunications circuits

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号