EEWORLDEEWORLDEEWORLD

Part Number

Search

M4A5-32-32-10JI

Description
CPLD - Complex Programmable Logic Devices HI PERF E2CMOS PLD
Categorysemiconductor    Programmable logic devices   
File Size776KB,62 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric View All

M4A5-32-32-10JI Online Shopping

Suppliers Part Number Price MOQ In stock  
M4A5-32-32-10JI - - View Buy Now

M4A5-32-32-10JI Overview

CPLD - Complex Programmable Logic Devices HI PERF E2CMOS PLD

M4A5-32-32-10JI Parametric

Parameter NameAttribute value
Product CategoryCPLD - Complex Programmable Logic Devices
ManufacturerLattice
RoHSNo
ProductispMACH 4A
Number of Macrocells32
Number of Logic Array Blocks - LABs-
Maximum Operating Frequency100 MHz
Propagation Delay - Max5 ns
Number of I/Os680 I/O
Operating Supply Voltage5 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CasePLCC-44
PackagingTube
Height3.68 mm
Length16.59 mm
Memory TypeEEPROM
Moisture SensitiveYes
Number of Gates1250
Factory Pack Quantity26
Supply Voltage - Max5.5 V
Supply Voltage - Min4.5 V
Width16.59 mm
Unit Weight0.084185 oz
High Performance E
2
CMOS
®
In-System Programmable Logic
FEATURES
High-performance, E
2
CMOS 3.3-V & 5-V CPLD families
Flexible architecture for rapid logic designs
ispMACH
4A CPLD Family
Lead-
Free
Package
Options
Available!
— Excellent First-Time-Fit
TM
and refit feature
— SpeedLocking
TM
performance for guaranteed fixed timing
— Central, input and output switch matrices for 100% routability and 100% pin-out retention
High speed
— 5.0ns t
PD
Commercial and 7.5ns t
PD
Industrial
— 182MHz f
CNT
32 to 512 macrocells; 32 to 768 registers
44 to 388 pins in PLCC, PQFP, TQFP, BGA, fpBGA and caBGA packages
Flexible architecture for a wide range of design styles
— D/T registers and latches
— Synchronous or asynchronous mode
— Dedicated input registers
— Programmable polarity
— Reset/ preset swapping
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— JTAG (IEEE 1149.1) compliant for boundary scan testing
— 3.3-V & 5-V JTAG in-system programming
— PCI compliant (-5/-55/-6/-65/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system designs
— Programmable pull-up or Bus-Friendly
TM
inputs and I/Os
— Hot-socketing
— Programmable security bit
— Individual output slew rate control
Advanced E
2
CMOS process provides high-performance, cost-effective solutions
Lead-free package options
Publication#
ISPM4A
Amendment/
0
Rev:
M
Issue Date:
September 2006

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号