EEWORLDEEWORLDEEWORLD

Part Number

Search
 PDF

AR03BBDX2050

Description
Fixed Resistor, Thin Film, 0.1W, 205ohm, 75V, 0.1% +/-Tol, 50ppm/Cel, Surface Mount, 0603, CHIP
CategoryPassive components    The resistor   
File Size466KB,8 Pages
ManufacturerViking Tech Corp
Environmental Compliance
Download Datasheet Parametric View All

AR03BBDX2050 Overview

Fixed Resistor, Thin Film, 0.1W, 205ohm, 75V, 0.1% +/-Tol, 50ppm/Cel, Surface Mount, 0603, CHIP

AR03BBDX2050 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid7288678959
package instructionSMT, 0603
Reach Compliance Codecompliant
Country Of OriginTaiwan
ECCN codeEAR99
YTEOL7.9
Other featuresPRECISION
structureRectangular
JESD-609 codee3
Installation featuresSURFACE MOUNT
Number of terminals2
Maximum operating temperature155 °C
Minimum operating temperature-55 °C
Package height0.45 mm
Package length1.55 mm
Package shapeRECTANGULAR PACKAGE
Package formSMT
Package width0.8 mm
method of packingBULK
Rated power dissipation(P)0.1 W
Rated temperature70 °C
resistance205 Ω
Resistor typeFIXED RESISTOR
size code0603
surface mountYES
technologyTHIN FILM
Temperature Coefficient50 ppm/°C
Terminal surfaceTin (Sn) - with Nickel (Ni) barrier
Terminal shapeWRAPAROUND
Tolerance0.1%
Operating Voltage75 V
Research on A-type digital flaw detection system based on FPGA.pdf
Research on A-type digital flaw detection system based on FPGA.pdf...
zxopenljx EE_FPGA Learning Park
Phase loss detection of three-phase three-wire circuit
[i=s] This post was last edited by New Electrician Seeking Guidance on 2020-4-1 14:10[/i]I am going to make a soft start switch for a three-phase circuit recently, which needs to realize the phase los...
电工新手求指导 Analog electronics
What is the packaging of integrated circuits? What are the common types of packaging? What are their respective characteristics?
[b][font=宋体][size=4] [/size][/font][/b][b][font=宋体][size=5][color=#0000ff]1. What is the package of integrated circuits? [/color][/size][/font][/b][font=宋体][size=4] [/size][/font] [align=left][color=r...
tiankai001 PCB Design
Vivado prompts [Synth 8-91] ambiguous clock in event control Problem Cause
Comprehensive prompt [Synth 8-91] ambiguous clock in event control. Later it was found that the reason was because the if was written in the always and the else was omitted....
littleshrimp FPGA/CPLD
Simulation and Testbench Design.zip
Simulation and Testbench Design.zip...
zxopenljx EE_FPGA Learning Park

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号