EEWORLDEEWORLDEEWORLD

Part Number

Search
 PDF

A42MX36-1TQ100I

Description
FPGA, 295 CLBS, 2000 GATES, 48.24 MHz, PQFP100
Categorysemiconductor    Programmable logic devices   
File Size7MB,142 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

A42MX36-1TQ100I Overview

FPGA, 295 CLBS, 2000 GATES, 48.24 MHz, PQFP100

A42MX36-1TQ100I Parametric

Parameter NameAttribute value
Number of terminals100
Minimum operating temperature-55 Cel
Maximum operating temperature125 Cel
Processing package descriptionPLASTIC, MO-108, QFP-100
each_compliYes
stateActive
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max48.24 MHz
The maximum delay of a CLB module3.72 ns
jesd_30_codeR-PQFP-G100
jesd_609_codee0
moisture_sensitivity_level3
Number of configurable logic modules295
Number of equivalent gate circuits2000
organize295 CLBS, 2000 GATES
Packaging MaterialsPLASTIC/EPOXY
ckage_codeQFP
packaging shapeRECTANGULAR
Package SizeFLATPACK
eak_reflow_temperature__cel_225
qualification_statusCOMMERCIAL
seated_height_max3.4 mm
Rated supply voltage3.3 V
surface mountYES
CraftsmanshipCMOS
Temperature levelMILITARY
terminal coatingTIN LEAD
Terminal formGULL WING
Terminal spacing0.6500 mm
Terminal locationQUAD
ime_peak_reflow_temperature_max__s_30
length20 mm
width14 mm
dditional_featureCAN ALSO BE OPERATED AT 5.0V
Wistron Technology is recruiting embedded development and embedded test engineers for 12-20K, located in Huadu, Guangzhou
Wistron Software: Wistron Software is a leading provider of professional software outsourcing and information integration services in Asia. We focus on technical consulting services, software outsourc...
lmlsandra Talking about work
DSP servo control development board schematic diagram
DSP servo control development board schematic diagram...
lorant DSP and ARM Processors
Vivado simulation issues
I encountered the following problem when using vivado simulation. I read the codes and found no abnormalities. I also checked the files in the directory and found no abnormalities. It seems like there...
yshmilyou FPGA/CPLD
Differential filter PCB layout needs to consider,,,
The length of the differential traces in pairs must be the sameThis rule stems from the fact that a differential receiver detects the point where the positive and negative signals cross over each othe...
qwqwqw2088 PCB Design
Studying Things to Gain Knowledge 06: A Drop of Water Generator
In 1867, British scientist Kelvin invented a device for generating very high voltage, which was later called the Kelvin dripping generator.  The structure of the Kelvin dripping generator is quite sim...
maychang Circuit Observation Room
C port of pic16F877A
How to turn the C port of pic16F877A into a normal port? I want to have 10 inputs and turn all 8 bits of the C port into input ports?...
开心王 Microchip MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号